Artículos de revistas sobre el tema "32-bit processor"
Crea una cita precisa en los estilos APA, MLA, Chicago, Harvard y otros
Consulte los 50 mejores artículos de revistas para su investigación sobre el tema "32-bit processor".
Junto a cada fuente en la lista de referencias hay un botón "Agregar a la bibliografía". Pulsa este botón, y generaremos automáticamente la referencia bibliográfica para la obra elegida en el estilo de cita que necesites: APA, MLA, Harvard, Vancouver, Chicago, etc.
También puede descargar el texto completo de la publicación académica en formato pdf y leer en línea su resumen siempre que esté disponible en los metadatos.
Explore artículos de revistas sobre una amplia variedad de disciplinas y organice su bibliografía correctamente.
Phanindra, K. "32-Bit MIPS RISC Processor". International Journal for Research in Applied Science and Engineering Technology V, n.º X (23 de octubre de 2017): 1119–23. http://dx.doi.org/10.22214/ijraset.2017.10162.
Texto completoHayes, W. P., R. N. Kershaw, L. E. Bays, J. R. Boddie, E. M. Fields, R. L. Freyman, C. J. Garen et al. "A 32-bit VLSI digital signal processor". IEEE Journal of Solid-State Circuits 20, n.º 5 (octubre de 1985): 998–1004. http://dx.doi.org/10.1109/jssc.1985.1052427.
Texto completoTanaka, Shigeya, Takashi Hotta, Masahiro Iwamura, Tatsumi Yamauchi, Tadaaki Bandoh, Atsuo Hotta, Seiji Iwamoto y Shigemi Adachi. "A 70-MHz, 32-bit BiCMOS processor". Electronics and Communications in Japan (Part II: Electronics) 74, n.º 6 (1991): 44–52. http://dx.doi.org/10.1002/ecjb.4420740605.
Texto completoHuang, Sheng-Chieh, Liang-Gee Chen y Thou-Ho Chen. "A 32-bit logarithmic number system processor". Journal of VLSI signal processing systems for signal, image and video technology 14, n.º 3 (diciembre de 1996): 311–19. http://dx.doi.org/10.1007/bf00929624.
Texto completoKim, Ji-Hoon, Jong-Yeol Lee y Ando Ki. "Core-A: A 32-bit Synthesizable Processor Core". IEIE Transactions on Smart Processing and Computing 4, n.º 2 (30 de abril de 2015): 83–88. http://dx.doi.org/10.5573/ieiespc.2015.4.2.083.
Texto completoVoevodin, V. P., V. N. Govorun, A. M. Davidenko, An V. Ekimov, N. S. Ivanova, V. I. Kovaltsov, Yu M. Kozyaev et al. "The 780/E 32-bit specialised processor-emulator". Computer Physics Communications 57, n.º 1-3 (diciembre de 1989): 532–35. http://dx.doi.org/10.1016/0010-4655(89)90281-6.
Texto completoMatsushita, Y., T. Jibiki, H. Takahashi y T. Takamizawa. "A 32/24 bit digital audio signal processor". IEEE Transactions on Consumer Electronics 35, n.º 4 (1989): 785–92. http://dx.doi.org/10.1109/30.106896.
Texto completoAshith, M. B. "1024-Bit/2048-Bit RSA Implementation on 32-Bit Processor for Public Key Cryptography". IETE Technical Review 19, n.º 4 (julio de 2002): 203–5. http://dx.doi.org/10.1080/02564602.2002.11417032.
Texto completoLee, Kwang-Min y Sungkyung Park. "Low-Gate-Count 32-Bit 2/3-Stage Pipelined Processor Design". Journal of the Institute of Electronics and Information Engineers 53, n.º 4 (25 de abril de 2016): 59–67. http://dx.doi.org/10.5573/ieie.2016.53.4.059.
Texto completoBurud, Mr Anand S. y Dr Pradip C. Bhaskar. "Processor Design Using 32 Bit Single Precision Floating Point Unit". International Journal of Trend in Scientific Research and Development Volume-2, Issue-4 (30 de junio de 2018): 198–202. http://dx.doi.org/10.31142/ijtsrd12912.
Texto completoPoduel, Bikash, Prasanna Kansakar, Sujit R. Chhetri y Shashidhar Ram Joshi. "Design and Implementation of Synthesizable 32-bit Four Stage Pipelined RISC Processor in FPGA Using Verilog/VHDL". Nepal Journal of Science and Technology 15, n.º 1 (3 de febrero de 2015): 81–88. http://dx.doi.org/10.3126/njst.v15i1.12021.
Texto completoBink, Arjan y Richard York. "ARM996HS: The First Licensable, Clockless 32-Bit Processor Core". IEEE Micro 27, n.º 2 (marzo de 2007): 58–68. http://dx.doi.org/10.1109/mm.2007.28.
Texto completoBenhadjyoussef, Noura, Wajih Elhadjyoussef, Mohsen Machhout, Rached Tourki y Kholdoun Torki. "Enhancing a 32-Bit Processor Core with Efficient Cryptographic Instructions". Journal of Circuits, Systems and Computers 24, n.º 10 (25 de octubre de 2015): 1550158. http://dx.doi.org/10.1142/s0218126615501583.
Texto completoNiwa, A. y T. Yamada. "A 32-Bit Custom VLSI Processor for Communications Network Nodes". IEEE Journal on Selected Areas in Communications 4, n.º 1 (enero de 1986): 192–99. http://dx.doi.org/10.1109/jsac.1986.1146288.
Texto completoSuzuki, K., M. Yamashina, T. Nakayama, M. Izumikawa, M. Nomura, H. Igura, H. Heiuchi et al. "A 500 MHz, 32 bit, 0.4 μm CMOS RISC processor". IEEE Journal of Solid-State Circuits 29, n.º 12 (1994): 1464–73. http://dx.doi.org/10.1109/4.340419.
Texto completoTiwari, Vivek y Mike Tien-Chien Lee. "Power Analysis of a 32-bit Embedded Microcontroller". VLSI Design 7, n.º 3 (1 de enero de 1998): 225–42. http://dx.doi.org/10.1155/1998/89432.
Texto completoMaladkar, Kishan. "Design and Implementation of a 32-bit Floating Point Unit". International Journal for Research in Applied Science and Engineering Technology 9, n.º VI (14 de junio de 2021): 731–36. http://dx.doi.org/10.22214/ijraset.2021.35052.
Texto completoCarballo, P. P., R. Sarmiento y A. Núñez. "Integer and control units for a GaAs 32-bit RISC processor". Microprocessing and Microprogramming 37, n.º 1-5 (enero de 1993): 105–8. http://dx.doi.org/10.1016/0165-6074(93)90026-h.
Texto completoPriya, K. Hari y Chinthakindi Roja Sree. "Design of 32 Bit Low Power RISC Processor for DSP Applications". International Journal of Engineering Trends and Technology 34, n.º 1 (25 de abril de 2016): 5–14. http://dx.doi.org/10.14445/22315381/ijett-v34p202.
Texto completoDang, Dung, Daniel J. Pack y Steven F. Barrett. "Embedded Systems Design with the Texas Instruments MSP432 32-bit Processor". Synthesis Lectures on Digital Circuits and Systems 11, n.º 3 (26 de octubre de 2016): 1–574. http://dx.doi.org/10.2200/s00728ed1v01y201608dcs051.
Texto completoP. Indira, M. Kamaraju y Ved Vyas Dwivedi. "Design and Analysis of A 32-bit Pipelined MIPS Risc Processor". International Journal of VLSI Design & Communication Systems 10, n.º 5 (31 de octubre de 2019): 1–18. http://dx.doi.org/10.5121/vlsic.2019.10501.
Texto completoZhang, Song, Yi Zhang, Lian Fa Bai y Wen Jiang Li. "Design on Embedded Processor with Configurable Divider". Applied Mechanics and Materials 336-338 (julio de 2013): 1504–9. http://dx.doi.org/10.4028/www.scientific.net/amm.336-338.1504.
Texto completoPark, Sungkyung y Chester Sungchung Park. "Design of Low-Gate-Count Low-Power Microprocessors with High Code Density for Deeply Embedded Applications". Journal of Circuits, Systems and Computers 26, n.º 09 (24 de abril de 2017): 1750132. http://dx.doi.org/10.1142/s0218126617501328.
Texto completoKomori, S., H. Takata, T. Tamura, F. Asai, T. Ohno, O. Tomisawa, T. Yamasaki, K. Shima, H. Nishikawa y H. Terada. "A 40-MFLOPS 32-bit floating-point processor with elastic pipeline scheme". IEEE Journal of Solid-State Circuits 24, n.º 5 (octubre de 1989): 1341–47. http://dx.doi.org/10.1109/jssc.1989.572611.
Texto completoPfister. "The Work Station: Parallel Processor Project To Link 512 32-bit Micro". Computer 19, n.º 1 (enero de 1986): 98–99. http://dx.doi.org/10.1109/mc.1986.1663040.
Texto completoChen, Xiaoyi, Qingdong Yao y Peng Liu. "Data bypassing architecture and circuit design for 32-bit digital signal processor". Journal of Electronics (China) 22, n.º 6 (noviembre de 2005): 640–49. http://dx.doi.org/10.1007/bf02687845.
Texto completoWu, Guang Wen, Xiang Sheng Huang y Wen Long Hu. "A Novel Method for Solution of the Division Operation on ARM7 Microcontroller". Advanced Materials Research 718-720 (julio de 2013): 2418–21. http://dx.doi.org/10.4028/www.scientific.net/amr.718-720.2418.
Texto completoOh, Myeong-Hoon. "Architectural Design Issues in a Clockless 32 Bit Processor Using an Asynchronous HDL". ETRI Journal 35, n.º 3 (1 de junio de 2013): 480–90. http://dx.doi.org/10.4218/etrij.13.0112.0598.
Texto completoBegum, Sd Ameerunnisa y Dr Sailaja M. "Implementation of a 32 bit RISC processor with memory controller by using VHDL". IJIREEICE 3, n.º 8 (15 de agosto de 2015): 110–14. http://dx.doi.org/10.17148/ijireeice.2015.3824.
Texto completo., Priyavrat Bhardwaj. "DESIGN AND SIMULATION OF A 32-BIT RISC BASED MIPS PROCESSOR USING VERILOG". International Journal of Research in Engineering and Technology 05, n.º 11 (25 de noviembre de 2016): 166–72. http://dx.doi.org/10.15623/ijret.2016.0511030.
Texto completoElliott, I. D. y I. L. Sayers. "Implementation of 32-bit RISC processor incorporating hardware concurrent error detection and correction". IEE Proceedings E Computers and Digital Techniques 137, n.º 1 (1990): 88. http://dx.doi.org/10.1049/ip-e.1990.0009.
Texto completoHan, Liang, Jie Chen y Xiaodong Chen. "Power optimization for the datapath of a 32-bit reconfigurable pipelined DSP processor". Journal of Electronics (China) 22, n.º 6 (noviembre de 2005): 650–57. http://dx.doi.org/10.1007/bf02687846.
Texto completoSukemi, Sukemi y Riyanto Riyanto. "Priority based computation: “An Initial study result of paradigm shift on real time computationâ€". Computer Engineering and Applications Journal 6, n.º 1 (26 de febrero de 2017): 29–38. http://dx.doi.org/10.18495/comengapp.v6i1.198.
Texto completoHyodo, Kazuhito, Hirokazu Noborisaka y Takashi Yada. "Development of Mechatronics Teaching Materials for Embedded System Engineer Education". Journal of Robotics and Mechatronics 23, n.º 5 (20 de octubre de 2011): 611–17. http://dx.doi.org/10.20965/jrm.2011.p0611.
Texto completoBrown, Michael C. "Multiple System Configurations in a 32-bit Extreme Environment". Additional Conferences (Device Packaging, HiTEC, HiTEN, and CICMT) 2012, HITEC (1 de enero de 2012): 000301–6. http://dx.doi.org/10.4071/hitec-2012-tha12.
Texto completoKim, HanBit, Seokhie Hong y HeeSeok Kim. "Lightweight Conversion from Arithmetic to Boolean Masking for Embedded IoT Processor". Applied Sciences 9, n.º 7 (5 de abril de 2019): 1438. http://dx.doi.org/10.3390/app9071438.
Texto completoSeok, Byoungjin y Changhoon Lee. "Fast implementations of ARX-based lightweight block ciphers (SPARX, CHAM) on 32-bit processor". International Journal of Distributed Sensor Networks 15, n.º 9 (septiembre de 2019): 155014771987418. http://dx.doi.org/10.1177/1550147719874180.
Texto completoKeun-Sup Lee, Young Cheol Park y Dae Hee Youn. "Software optimization of the MPEG-audio decoder using a 32-bit MCU RISC processor". IEEE Transactions on Consumer Electronics 48, n.º 3 (agosto de 2002): 671–76. http://dx.doi.org/10.1109/tce.2002.1037059.
Texto completoSushma, S., Smruthi Koushika Ravindran, Pavan Rajendar Nadagoudar y P. Augusta Sophy. "Implementation of a 32 – bit RISC processor with floating point unit in FPGA platform". Journal of Physics: Conference Series 1716 (diciembre de 2020): 012047. http://dx.doi.org/10.1088/1742-6596/1716/1/012047.
Texto completoChoi, Yeongung, Dongmin Jeong, Myeongjin Lee, Wookyung Lee y Yunho Jung. "FPGA Implementation of the Range-Doppler Algorithm for Real-Time Synthetic Aperture Radar Imaging". Electronics 10, n.º 17 (2 de septiembre de 2021): 2133. http://dx.doi.org/10.3390/electronics10172133.
Texto completoRAO, Jinli, Tianyong AO, Shu XU, Kui DAI y Xuecheng ZOU. "Design Exploration of SHA-3 ASIP for IoT on a 32-bit RISC-V Processor". IEICE Transactions on Information and Systems E101.D, n.º 11 (1 de noviembre de 2018): 2698–705. http://dx.doi.org/10.1587/transinf.2017icp0019.
Texto completoGEORGE, REENU, MANOJ G y S. KANTHALAKSHMI. "Design and Implementation of PWM Stepper Motor Control Based On 32 Bit Arm Cortex Processor". International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering 3, n.º 7 (20 de julio de 2014): 10617–23. http://dx.doi.org/10.15662/ijareeie.2014.0307048.
Texto completoIbrahim, Muhammad Nasir, Namazi Azhari, Adam Baharum, Mariani Idroas, Uswah Khairudin, Johari Kassim y Mohar Muhammad. "AMIR CPU: World’s First and Only 32-bit Softcore Processor in Schematic on Freeware Platform". Journal of Physics: Conference Series 1090 (septiembre de 2018): 012003. http://dx.doi.org/10.1088/1742-6596/1090/1/012003.
Texto completoPinto, Rohan y Kumara Shama. "Low-Power Modified Shift-Add Multiplier Design Using Parallel Prefix Adder". Journal of Circuits, Systems and Computers 28, n.º 02 (12 de noviembre de 2018): 1950019. http://dx.doi.org/10.1142/s0218126619500191.
Texto completoMilner, J. J. y A. J. Grandison. "A Fast, Streaming SIMD Extensions 2, Logistic Squashing Function". Neural Computation 20, n.º 12 (diciembre de 2008): 2967–72. http://dx.doi.org/10.1162/neco.2008.10-06-366.
Texto completoWen, Wu, De Hua He, Hua Feng y Peng Gu. "The Design of a New Network Cabling Experimental Instrument Based on Embedded System". Advanced Materials Research 328-330 (septiembre de 2011): 2427–31. http://dx.doi.org/10.4028/www.scientific.net/amr.328-330.2427.
Texto completoMurvay, Pal-Stefan y Bogdan Groza. "Performance Evaluation of SHA-2 Standard vs. SHA-3 Finalists on Two Freescale Platforms". International Journal of Secure Software Engineering 4, n.º 4 (octubre de 2013): 1–24. http://dx.doi.org/10.4018/ijsse.2013100101.
Texto completoMontiel-Ross, Oscar, Jorge Quiñones y Roberto Sepúlveda. "Designing High-Performance Fuzzy Controllers Combining IP Cores and Soft Processors". Advances in Fuzzy Systems 2012 (2012): 1–11. http://dx.doi.org/10.1155/2012/475894.
Texto completoPrasad Acharya, G. y M. Asha Rani. "Berger Code Based Concurrent Online Self-Testing of Embedded Processors". International Journal of Reconfigurable and Embedded Systems (IJRES) 7, n.º 2 (30 de junio de 2018): 74. http://dx.doi.org/10.11591/ijres.v7.i2.pp74-81.
Texto completoKumar, M. Siva, Sanath Kumar Tulasi, N. Srinivasulu, Vijaya Lakshmi Bandi y K. Hari Kishore. "Bit wise and delay of vedic multiplier". International Journal of Engineering & Technology 7, n.º 1.5 (31 de diciembre de 2017): 26. http://dx.doi.org/10.14419/ijet.v7i1.5.9117.
Texto completo