Articoli di riviste sul tema "VEDIC MULTIPLIERS"
Cita una fonte nei formati APA, MLA, Chicago, Harvard e in molti altri stili
Vedi i top-50 articoli di riviste per l'attività di ricerca sul tema "VEDIC MULTIPLIERS".
Accanto a ogni fonte nell'elenco di riferimenti c'è un pulsante "Aggiungi alla bibliografia". Premilo e genereremo automaticamente la citazione bibliografica dell'opera scelta nello stile citazionale di cui hai bisogno: APA, MLA, Harvard, Chicago, Vancouver ecc.
Puoi anche scaricare il testo completo della pubblicazione scientifica nel formato .pdf e leggere online l'abstract (il sommario) dell'opera se è presente nei metadati.
Vedi gli articoli di riviste di molte aree scientifiche e compila una bibliografia corretta.
Eshack, Ansiya, e S. Krishnakumar. "Pipelined vedic multiplier with manifold adder complexity levels". International Journal of Electrical and Computer Engineering (IJECE) 10, n. 3 (1 giugno 2020): 2951. http://dx.doi.org/10.11591/ijece.v10i3.pp2951-2958.
Testo completoKhubnani, Rashi, Tarunika Sharma e Chitirala Subramanyam. "Applications of Vedic multiplier - A Review". Journal of Physics: Conference Series 2225, n. 1 (1 marzo 2022): 012003. http://dx.doi.org/10.1088/1742-6596/2225/1/012003.
Testo completoRashno, Meysam, Majid Haghparast e Mohammad Mosleh. "A new design of a low-power reversible Vedic multiplier". International Journal of Quantum Information 18, n. 03 (aprile 2020): 2050002. http://dx.doi.org/10.1142/s0219749920500021.
Testo completoBhairannawar, Satish s., Raja K B, Venugopal K R e L. M. Patnaik. "EFFICIENT FPGA BASED MATRIX MULTIPLICATION USING MUX AND VEDIC MULTIPLIER". INTERNATIONAL JOURNAL OF COMPUTERS & TECHNOLOGY 12, n. 5 (30 gennaio 2014): 3452–63. http://dx.doi.org/10.24297/ijct.v12i5.2915.
Testo completoNandha Kumar, P. "Design of Accuracy Based Fixed-Width Booth Multipliers Using Data Scaling Technology". Asian Journal of Electrical Sciences 11, n. 2 (15 dicembre 2022): 24–30. http://dx.doi.org/10.51983/ajes-2022.11.2.3524.
Testo completoCVS, Chaitanya, Sundaresan C, P. R. Venkateswaran, Keerthana Prasad e V. Siva Ramakrishna. "Design of High-Speed Multiplier Architecture Based on Vedic Mathematics". International Journal of Engineering & Technology 7, n. 2.4 (10 marzo 2018): 105. http://dx.doi.org/10.14419/ijet.v7i2.4.11228.
Testo completoKuruvilla, Siya Susan, Stephani Sunil, Abisha Susan Alichan e Abraham K. Thomas. "Comparison of Vedic Multiplier Implementation Using Gate Diffusion Input and Modified Gate Diffusion Input Techniques". Journal of Signal Processing 8, n. 2 (22 giugno 2022): 1–5. http://dx.doi.org/10.46610/josp.2022.v08i02.001.
Testo completoCVS, Chaitanya, Sundaresan C e P. R Venkateswaran. "ASIC design of low power-delay product carry pre-computation based multiplier". Indonesian Journal of Electrical Engineering and Computer Science 13, n. 2 (1 febbraio 2019): 845. http://dx.doi.org/10.11591/ijeecs.v13.i2.pp845-852.
Testo completoGanjikunta, Ganesh Kumar, Sibghatullah I. Khan e M. Mahaboob Basha. "A High-Performance Signed-Unsigned Multiplier Using Vedic Mathematics". Journal of Low Power Electronics 15, n. 3 (1 settembre 2019): 302–8. http://dx.doi.org/10.1166/jolpe.2019.1616.
Testo completoProf. Parvaneh Basaligheh. "Design and Implementation of High Speed Vedic Multiplier in SPARTAN 3 FPGA Device". International Journal of New Practices in Management and Engineering 6, n. 01 (31 marzo 2017): 14–19. http://dx.doi.org/10.17762/ijnpme.v6i01.51.
Testo completoProf. Sharayu Waghmare. "Vedic Multiplier Implementation for High Speed Factorial Computation". International Journal of New Practices in Management and Engineering 1, n. 04 (31 dicembre 2012): 01–06. http://dx.doi.org/10.17762/ijnpme.v1i04.8.
Testo completoC, Pradeepa S., Gowri G. Bennur, Hruthika G, Adithya M e Acharya Vinay Vasudeva. "Design and VLSI Implementation of Vedic Multiplier using 45nm Technology". International Journal for Research in Applied Science and Engineering Technology 11, n. 5 (31 maggio 2023): 964–68. http://dx.doi.org/10.22214/ijraset.2023.51676.
Testo completoJoshi, Shubhangi M. "Modified Vedic Multipliers: A Review". International Journal of Advanced Research in Computer Science and Software Engineering 7, n. 5 (30 maggio 2017): 421–26. http://dx.doi.org/10.23956/ijarcsse/sv7i5/0255.
Testo completoSafoev, Nuriddin, e Jun-Cheol Jeon. "Design and Evaluation of Cell Interaction Based Vedic Multiplier Using Quantum-Dot Cellular Automata". Electronics 9, n. 6 (23 giugno 2020): 1036. http://dx.doi.org/10.3390/electronics9061036.
Testo completoParadhasaradhi, Damarla, Bharinala Haridhar, A. V. Sreekanth Reddy, Dudipalli Sri Charan e Atyam Lekhaz. "Implementation of Fast Convolution using Robust Vedic Multiplier of Radix-2". International Journal of Engineering & Technology 7, n. 2.7 (18 marzo 2018): 626. http://dx.doi.org/10.14419/ijet.v7i2.7.10895.
Testo completoEt. al., Srilakshmi Kaza,. "Performance Analysis of Adiabatic Vedic Multipliers". Turkish Journal of Computer and Mathematics Education (TURCOMAT) 12, n. 5 (11 aprile 2021): 1429–35. http://dx.doi.org/10.17762/turcomat.v12i5.2039.
Testo completoPradhan, Manoranjan, e Rutuparna Panda. "Speed Comparison of 16x16 Vedic Multipliers". International Journal of Computer Applications 21, n. 6 (31 maggio 2011): "12"—"19". http://dx.doi.org/10.5120/2516-3417.
Testo completoEshack, Ansiya, e S. Krishnakumar. "Reversible logic in pipelined low power vedic multiplier". Indonesian Journal of Electrical Engineering and Computer Science 16, n. 3 (1 dicembre 2019): 1265. http://dx.doi.org/10.11591/ijeecs.v16.i3.pp1265-1272.
Testo completoSharma, Tarunika, Rashi Khubnani e Chitiralla Subramanyam. "Study of mathematics through indian veda’s : A review". Journal of Physics: Conference Series 2332, n. 1 (1 settembre 2022): 012006. http://dx.doi.org/10.1088/1742-6596/2332/1/012006.
Testo completoGowreesrinivas, K. V., Sabbavarapu Srinivas e Punniakodi Samundiswary. "FPGA Implementation of a Resource Efficient Vedic Multiplier using SPST Adders". Engineering, Technology & Applied Science Research 13, n. 3 (2 giugno 2023): 10698–702. http://dx.doi.org/10.48084/etasr.5797.
Testo completoG., Suresh. "Approximate Compressors based Inexact Vedic Dadda Multipliers". HELIX 8, n. 1 (1 gennaio 2018): 2683–90. http://dx.doi.org/10.29042/2018-2683-2690.
Testo completoHari Kishore, K., Fazal Noorbasha, Katta Sandeep, D. N. V. Bhupesh, SK Khadar Imran e K. Sowmya. "Linear convolution using UT Vedic multiplier". International Journal of Engineering & Technology 7, n. 2.8 (19 marzo 2018): 409. http://dx.doi.org/10.14419/ijet.v7i2.8.10471.
Testo completoDeokate, Rajesh. "A Review on IEEE-754 Standard Floating Point Multiplier using Vedic Mathematics". International Journal for Research in Applied Science and Engineering Technology 9, n. VI (20 giugno 2021): 1300–1303. http://dx.doi.org/10.22214/ijraset.2021.35242.
Testo completoMukkara, Lakshmi kiran, e K. Venkata Ramanaiah. "Neuronal Logic gates Realization using CSD algorithm". International Journal of Reconfigurable and Embedded Systems (IJRES) 8, n. 2 (1 luglio 2019): 145. http://dx.doi.org/10.11591/ijres.v8.i2.pp145-150.
Testo completoGaur, F. Nidhi, S. Anu Mehra e T. Pradeep Kumar. "Power and Area Efficient Vedic Multipliers Using Modified CSLA Architectures for DSP". Journal of Advanced Research in Dynamical and Control Systems 11, n. 10 (31 ottobre 2019): 44–51. http://dx.doi.org/10.5373/jardcs/v11i10/20193004.
Testo completoMOHANA KANNAN, LOGANATHAN, e DHANASKODI DEEPA. "LOW POWER VERY LARGE SCALE INTEGRATION (VLSI) DESIGN OF FINITE IMPULSE RESPONSE (FIR) FILTER FOR BIOMEDICAL IMAGING APPLICATION". DYNA 96, n. 5 (1 settembre 2021): 505–11. http://dx.doi.org/10.6036/10214.
Testo completoPoornima, Y., e M. Kamalanathan. "Design of Low Power Vedic Multiplier Based Reconfigurable Fir Filter for DSP Applications". International Journal of Advance Research and Innovation 7, n. 2 (2019): 57–60. http://dx.doi.org/10.51976/ijari.721908.
Testo completoSreelakshmi, G., Kaleem Fatima e B. K. Madhavi. "Efficient Realization of Vinculum Vedic BCD Multipliers for High Speed Applications". Circuits and Systems 09, n. 06 (2018): 87–99. http://dx.doi.org/10.4236/cs.2018.96009.
Testo completoP. VINAY, MALLIK, e HEMACHANDRA G. "Design of 2D-DCT and Quantization Using Dadda and Vedic Multipliers". i-manager's Journal on Digital Signal Processing 4, n. 3 (2016): 21. http://dx.doi.org/10.26634/jdp.4.3.8144.
Testo completoAnjana, S., C. Pradeep e Philip Samuel. "Synthesize of High Speed Floating-point Multipliers Based on Vedic Mathematics". Procedia Computer Science 46 (2015): 1294–302. http://dx.doi.org/10.1016/j.procs.2015.01.054.
Testo completoSavadi, Anuradha, Raju Yanamshetti e Shewta Biradar. "Design and Implementation of 64 Bit IIR Filters Using Vedic Multipliers". Procedia Computer Science 85 (2016): 790–97. http://dx.doi.org/10.1016/j.procs.2016.05.267.
Testo completoMehra, Anu, Vinay Verma, Rana Majumdar, Nidhi Gaur, Alok Kumar, Chanda Pandey e Ansh Awasthi. "Comparative analysis of different Vedic algorithms for 8 × 8 binary multipliers". International Journal of Industrial and Systems Engineering 33, n. 2 (2019): 129. http://dx.doi.org/10.1504/ijise.2019.10024258.
Testo completoMehra, Anu, Vinay Verma, Rana Majumdar, Nidhi Gaur, Alok Kumar, Ansh Awasthi e Chanda Pandey. "Comparative analysis of different Vedic algorithms for 8 × 8 binary multipliers". International Journal of Industrial and Systems Engineering 33, n. 2 (2019): 129. http://dx.doi.org/10.1504/ijise.2019.102466.
Testo completoS., Nagaraj. "Design and Analysis of 8-bit Array, Carry Save Array, Braun, Wallace Tree and Vedic Multipliers". International Journal of Psychosocial Rehabilitation 24, n. 3 (30 marzo 2020): 2687–97. http://dx.doi.org/10.37200/ijpr/v24i3/pr2020305.
Testo completoBhargavi, Sandugari. "Design and Implementation of Area Efficient BIST Based Vedic and Wallace Tree Multipliers on FPGA". International Journal for Research in Applied Science and Engineering Technology 7, n. 4 (30 aprile 2019): 3650–55. http://dx.doi.org/10.22214/ijraset.2019.4612.
Testo completoFatima, Nashrah, Taha Tanveer e Brahmi Shrman. "Implementation for Minimization of Computation Time of Partial Products for Designing Multipliers using Tabulated Vedic Mathematics". International Journal of Computer Applications 128, n. 10 (15 ottobre 2015): 1–5. http://dx.doi.org/10.5120/ijca2015906638.
Testo completoNaveen, R. "Design and Analysis of Low Power Full Adders and 4*4 Vedic Multipliers Based on Urdhva Triyagbhyam". Asian Journal of Research in Social Sciences and Humanities 6, n. 7 (2016): 950. http://dx.doi.org/10.5958/2249-7315.2016.00479.2.
Testo completoSM, Vijaya, e Suresh K. "An Efficient Design Approach of ROI Based DWT Using Vedic and Wallace Tree Multiplier on FPGA Platform". International Journal of Electrical and Computer Engineering (IJECE) 9, n. 4 (1 agosto 2019): 2433. http://dx.doi.org/10.11591/ijece.v9i4.pp2433-2442.
Testo completoSaraswathi, N., Lokesh Modi e Aatish Nair. "Complex Number Vedic Multiplier and its Implementation in a Filter". International Journal of Engineering & Technology 7, n. 2.24 (25 aprile 2018): 336. http://dx.doi.org/10.14419/ijet.v7i2.24.12078.
Testo completoJhamb, Mansi, e Manoj Kumar. "Optimized vedic multiplier using low power 13T hybrid full adder". Journal of Information and Optimization Sciences 44, n. 4 (2023): 675–87. http://dx.doi.org/10.47974/jios-1222.
Testo completoSharma, Vaishali. "Design, Implementation & Performance of Vedic Multiplier Based on Look Ahead Carry Adder for Different Bit Lengths". International Journal for Research in Applied Science and Engineering Technology 10, n. 1 (31 gennaio 2022): 24–30. http://dx.doi.org/10.22214/ijraset.2022.39759.
Testo completoKunchigik, Vaijyanath, Linganagouda Kulkarni e Subhash Kulkarni. "Pipelined Vedic-Array Multiplier Architecture". International Journal of Image, Graphics and Signal Processing 6, n. 6 (8 maggio 2014): 58–64. http://dx.doi.org/10.5815/ijigsp.2014.06.08.
Testo completoKivi Sona, M., e V. Somasundaram. "Vedic Multiplier Implementation in VLSI". Materials Today: Proceedings 24 (2020): 2219–30. http://dx.doi.org/10.1016/j.matpr.2020.03.748.
Testo completoPrabhu, E., H. Mangalam e P. R. Gokul. "A Delay Efficient Vedic Multiplier". Proceedings of the National Academy of Sciences, India Section A: Physical Sciences 89, n. 2 (9 febbraio 2018): 257–68. http://dx.doi.org/10.1007/s40010-017-0464-4.
Testo completoKumar, M. Siva, Sanath Kumar Tulasi, N. Srinivasulu, Vijaya Lakshmi Bandi e K. Hari Kishore. "Bit wise and delay of vedic multiplier". International Journal of Engineering & Technology 7, n. 1.5 (31 dicembre 2017): 26. http://dx.doi.org/10.14419/ijet.v7i1.5.9117.
Testo completoYadav, Jatin, Anupam Kumar, Shaik Shareef, Sandeep Bansal e Navjot Rathour. "Comparative Analysis of Vedic Multiplier using Various Adder Architectures". Journal of Physics: Conference Series 2327, n. 1 (1 agosto 2022): 012022. http://dx.doi.org/10.1088/1742-6596/2327/1/012022.
Testo completoBhavani, M., M. Siva Kumar e K. Srinivas Rao. "Delay Comparison for 16x16 Vedic Multiplier Using RCA and CLA". International Journal of Electrical and Computer Engineering (IJECE) 6, n. 3 (1 giugno 2016): 1205. http://dx.doi.org/10.11591/ijece.v6i3.9457.
Testo completoBhavani, M., M. Siva Kumar e K. Srinivas Rao. "Delay Comparison for 16x16 Vedic Multiplier Using RCA and CLA". International Journal of Electrical and Computer Engineering (IJECE) 6, n. 3 (1 giugno 2016): 1205. http://dx.doi.org/10.11591/ijece.v6i3.pp1205-1212.
Testo completoPrasad, M. V. Tejendra. "Development and Realization of a 4x4 Vedic Multiplier Utilizing Cadence Platform". Journal of VLSI Design and Signal Processing 9, n. 2 (4 agosto 2023): 39–51. http://dx.doi.org/10.46610/jovdsp.2023.v09i02.004.
Testo completoManikrao, Kaustubh, e Mahesh Shrikant. "Analysis of Array Multiplier and Vedic Multiplier using Xilinx". Communications on Applied Electronics 5, n. 1 (24 maggio 2016): 13–16. http://dx.doi.org/10.5120/cae2016652140.
Testo completo