Dissertationen zum Thema „Circuits - computer hardware“
Geben Sie eine Quelle nach APA, MLA, Chicago, Harvard und anderen Zitierweisen an
Machen Sie sich mit Top-50 Dissertationen für die Forschung zum Thema "Circuits - computer hardware" bekannt.
Neben jedem Werk im Literaturverzeichnis ist die Option "Zur Bibliographie hinzufügen" verfügbar. Nutzen Sie sie, wird Ihre bibliographische Angabe des gewählten Werkes nach der nötigen Zitierweise (APA, MLA, Harvard, Chicago, Vancouver usw.) automatisch gestaltet.
Sie können auch den vollen Text der wissenschaftlichen Publikation im PDF-Format herunterladen und eine Online-Annotation der Arbeit lesen, wenn die relevanten Parameter in den Metadaten verfügbar sind.
Sehen Sie die Dissertationen für verschiedene Spezialgebieten durch und erstellen Sie Ihre Bibliographie auf korrekte Weise.
Stamoulis, Iakovos. "Computer graphics hardware using ASICs, FPGAs and embedded logic." Thesis, University of Sussex, 2000. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.313943.
Der volle Inhalt der QuelleDutta, Sumit Ph D. Massachusetts Institute of Technology. "Magnetic logic circuits with high bit resolution for hardware acceleration." Thesis, Massachusetts Institute of Technology, 2017. http://hdl.handle.net/1721.1/111997.
Der volle Inhalt der QuelleStaunstrup, Jørgen. "A formal approach to hardware design /." Boston [u.a.] : Kluwer Acad. Publ, 1994. http://www.loc.gov/catdir/enhancements/fy0820/93043582-d.html.
Der volle Inhalt der QuelleWang, Xiao-Lin 1955. "A TRANSLATER OF CLOCK MODE VHDL HARDWARE DESCRIPTION LANGUAGE." Thesis, The University of Arizona, 1986. http://hdl.handle.net/10150/291295.
Der volle Inhalt der QuelleTaesopapong, Somboon. "A VLSI-nMOS hardware implementation of a high speed parallel adder." Ohio : Ohio University, 1986. http://www.ohiolink.edu/etd/view.cgi?ohiou1183379787.
Der volle Inhalt der QuelleBasak, Abhishek. "INFRASTRUCTURE AND PRIMITIVES FOR HARDWARE SECURITY IN INTEGRATED CIRCUITS." Case Western Reserve University School of Graduate Studies / OhioLINK, 2016. http://rave.ohiolink.edu/etdc/view?acc_num=case1458787036.
Der volle Inhalt der QuelleMeana, Richard William Piper. "Approximate Sub-Graph Isomorphism For Watermarking Finite State Machine Hardware." Scholar Commons, 2013. http://scholarcommons.usf.edu/etd/4728.
Der volle Inhalt der QuelleImvidhaya, Ming. "VHDL simulation of the implementation of a costfunction circuit." Thesis, Monterey, California : Naval Postgraduate School, 1990. http://handle.dtic.mil/100.2/ADA240430.
Der volle Inhalt der QuelleChu, Ming-Cheung. "Hazard detection with VHDL in combinational logic circuits with fixed delays." Thesis, This resource online, 1992. http://scholar.lib.vt.edu/theses/available/etd-10062009-020040/.
Der volle Inhalt der QuelleMoseley, Ralph. "Transcending static deployment of circuits : dynamic run-time systems and mobile hardware processes for FPGAs." Thesis, University of Kent, 2002. https://kar.kent.ac.uk/13733/.
Der volle Inhalt der QuelleKhairullah, Shawkat Sabah. "Toward Biologically-Inspired Self-Healing, Resilient Architectures for Digital Instrumentation and Control Systems and Embedded Devices." VCU Scholars Compass, 2018. https://scholarscompass.vcu.edu/etd/5671.
Der volle Inhalt der QuelleArdeishar, Raghu. "Automatic verification of VHDL models." Thesis, This resource online, 1990. http://scholar.lib.vt.edu/theses/available/etd-03032009-040338/.
Der volle Inhalt der QuellePan, Bi-Yu. "Hierarchical test generation for VHDL behavioral models." Thesis, This resource online, 1992. http://scholar.lib.vt.edu/theses/available/etd-09052009-040449/.
Der volle Inhalt der QuelleThulasi, Raman Sudheer Ram. "Logic Encryption of Sequential Circuits." University of Cincinnati / OhioLINK, 2019. http://rave.ohiolink.edu/etdc/view?acc_num=ucin1553251689992143.
Der volle Inhalt der QuellePalanisamy, Karthikeyan. "High Level Preprocessor of a VHDL-based Design System." PDXScholar, 1994. https://pdxscholar.library.pdx.edu/open_access_etds/4776.
Der volle Inhalt der QuelleKapoor, Shekhar. "Process level test generation for VHDL behavioral models." Thesis, This resource online, 1994. http://scholar.lib.vt.edu/theses/available/etd-05022009-040753/.
Der volle Inhalt der QuelleNarayanaswamy, Sathyanarayanan. "Development of VHDL behavioral models with back annotated timing." Thesis, This resource online, 1994. http://scholar.lib.vt.edu/theses/available/etd-06112009-063442/.
Der volle Inhalt der QuelleVamja, Harsh. "Reverse Engineering of Finite State Machines from Sequential Circuits." University of Cincinnati / OhioLINK, 2018. http://rave.ohiolink.edu/etdc/view?acc_num=ucin1530267556456191.
Der volle Inhalt der QuelleSchaeffer, Ben. "Synthesis of Linear Reversible Circuits and EXOR-AND-based Circuits for Incompletely Specified Multi-Output Functions." PDXScholar, 2017. https://pdxscholar.library.pdx.edu/open_access_etds/3783.
Der volle Inhalt der QuelleFranz, Jonathan D. Duren Russell Walker. "An evaluation of CoWare Inc.'s Processor Designer tool suite for the design of embedded processors." Waco, Tex. : Baylor University, 2008. http://hdl.handle.net/2104/5254.
Der volle Inhalt der QuelleO'Hara, Joshua Martin. "TouchSPICE vs. ReActive-SPICE: A Human-Computer Interaction Perspective." DigitalCommons@CalPoly, 2012. https://digitalcommons.calpoly.edu/theses/845.
Der volle Inhalt der QuelleChaparro-Baquero, Gustavo A. "Memory-Aware Scheduling for Fixed Priority Hard Real-Time Computing Systems." FIU Digital Commons, 2018. https://digitalcommons.fiu.edu/etd/3712.
Der volle Inhalt der QuelleScheiblauer, Kristopher S. "Quadded GasP: a Fault Tolerant Asynchronous Design." PDXScholar, 2017. https://pdxscholar.library.pdx.edu/open_access_etds/3475.
Der volle Inhalt der QuelleGoto, Samuel Shoji Fukujima. "Síntese de linguagens de descrição de arquitetura." [s.n.], 2010. http://repositorio.unicamp.br/jspui/handle/REPOSIP/275779.
Der volle Inhalt der QuelleChakkaravarthy, Manoj. "BDD Based Synthesis Flow for Design of DPA Resistant Cryptographic Circuits." University of Cincinnati / OhioLINK, 2012. http://rave.ohiolink.edu/etdc/view?acc_num=ucin1330025314.
Der volle Inhalt der QuelleKumar, Sharad Kumar. "Analysis of Machine Learning Modeling Attacks on Ring Oscillator based Hardware Security." University of Toledo / OhioLINK, 2018. http://rave.ohiolink.edu/etdc/view?acc_num=toledo1541759752027838.
Der volle Inhalt der QuelleChandorkar, Chaitrali Santosh. "Data Driven Feed Forward Adaptive Testing." PDXScholar, 2013. https://pdxscholar.library.pdx.edu/open_access_etds/1049.
Der volle Inhalt der QuelleHoffman, Joseph A. "VHDL modeling of ASIC power dissipation." Master's thesis, This resource online, 1994. http://scholar.lib.vt.edu/theses/available/etd-10222009-124831/.
Der volle Inhalt der QuelleWebb, Robert L. "ASYNCHRONOUS MIPS PROCESSORS: EDUCATIONAL SIMULATIONS." DigitalCommons@CalPoly, 2010. https://digitalcommons.calpoly.edu/theses/381.
Der volle Inhalt der QuelleDe, Guzman Ethan Paul Palisoc. "Energy Efficient Computing using Scalable General Purpose Analog Processors." DigitalCommons@CalPoly, 2021. https://digitalcommons.calpoly.edu/theses/2305.
Der volle Inhalt der QuelleAjdari, Bahar. "Laser as a Tool to Study Radiation Effects in CMOS." PDXScholar, 2017. https://pdxscholar.library.pdx.edu/open_access_etds/3769.
Der volle Inhalt der QuelleJoshi, Anand Mukund. "Behavioral delay fault modeling and test generation." Thesis, This resource online, 1994. http://scholar.lib.vt.edu/theses/available/etd-07292009-090436/.
Der volle Inhalt der QuelleYanambaka, Venkata Prasanth. "Exploring Physical Unclonable Functions for Efficient Hardware Assisted Security in the IoT." Thesis, University of North Texas, 2019. https://digital.library.unt.edu/ark:/67531/metadc1505261/.
Der volle Inhalt der QuelleLeija, Antonio M. "AN INVESTIGATION INTO PARTITIONING ALGORITHMS FOR AUTOMATIC HETEROGENEOUS COMPILERS." DigitalCommons@CalPoly, 2015. https://digitalcommons.calpoly.edu/theses/1546.
Der volle Inhalt der QuelleLee, Chris Y. "Full Custom VLSI Design of On-Line Stability Checkers." DigitalCommons@CalPoly, 2011. https://digitalcommons.calpoly.edu/theses/607.
Der volle Inhalt der QuelleBondehagen, Brent. "FPGA-BASED IMPLEMENTATION OF DUAL-FREQUENCY PATTERN SCHEME FOR 3-D SHAPE MEASUREMENT." UKnowledge, 2013. http://uknowledge.uky.edu/ece_etds/23.
Der volle Inhalt der QuelleFitzsimmons, Sean. "Reliable Software Updates for On-orbit CubeSat Satellites." DigitalCommons@CalPoly, 2012. https://digitalcommons.calpoly.edu/theses/804.
Der volle Inhalt der QuelleJoginipelly, Arjun Kumar. "Efficient FPGA Architectures for Separable Filters and Logarithmic Multipliers and Automation of Fish Feature Extraction Using Gabor Filters." ScholarWorks@UNO, 2014. http://scholarworks.uno.edu/td/1876.
Der volle Inhalt der QuelleChen, Amy. "Oceanographic Instrument Simulator." DigitalCommons@CalPoly, 2016. https://digitalcommons.calpoly.edu/theses/1585.
Der volle Inhalt der QuelleSanchez, Delano Christopher. "A circuit based Evolvable Hardware Architecture." Thesis, Massachusetts Institute of Technology, 2006. http://hdl.handle.net/1721.1/37919.
Der volle Inhalt der QuelleKhan, Muhammad S. "Design and Development of Smart Brain-Machine-Brain Interface (SBMIBI) for Deep Brain Stimulation and Other Biomedical Applications." FIU Digital Commons, 2016. http://digitalcommons.fiu.edu/etd/2724.
Der volle Inhalt der QuelleMarusiak, David. "MOS CURRENT MODE LOGIC (MCML) ANALYSIS FOR QUIET DIGITAL CIRCUITRY AND CREATION OF A STANDARD CELL LIBRARY FOR REDUCING THE DEVELOPMENT TIME OF MIXED-SIGNAL CHIPS." DigitalCommons@CalPoly, 2014. https://digitalcommons.calpoly.edu/theses/1363.
Der volle Inhalt der QuellePasca, Bogdan Mihai. "Calcul flottant haute performance sur circuits reconfigurables." Phd thesis, Ecole normale supérieure de lyon - ENS LYON, 2011. http://tel.archives-ouvertes.fr/tel-00654121.
Der volle Inhalt der QuelleGanguli, Ameya Vivekanand. "Cmos Design of an 8-bit 1MS/s Successive Approximation Register ADC." DigitalCommons@CalPoly, 2019. https://digitalcommons.calpoly.edu/theses/2074.
Der volle Inhalt der QuelleHu, Jhy-Fang 1961. "AUTOMATIC HARDWARE COMPILER FOR THE CMOS GATE ARRAY." Thesis, The University of Arizona, 1986. http://hdl.handle.net/10150/276948.
Der volle Inhalt der QuelleSake, Lekhya Sai. "ESTIMATION ON GIBBS ENTROPY FOR AN ENSEMBLE." CSUSB ScholarWorks, 2015. https://scholarworks.lib.csusb.edu/etd/264.
Der volle Inhalt der QuelleMoussa, Imed. "Applications des circuits numériques en arseniure de gallium dans les systèmes à haut débit de communication et dans les calculateurs performants." Grenoble INPG, 1996. http://www.theses.fr/1996INPG0077.
Der volle Inhalt der QuelleYang, Xiaokun. "A High Performance Advanced Encryption Standard (AES) Encrypted On-Chip Bus Architecture for Internet-of-Things (IoT) System-on-Chips (SoC)." FIU Digital Commons, 2016. http://digitalcommons.fiu.edu/etd/2477.
Der volle Inhalt der QuelleMarathe, Vikrant A. "Analog Single Sideband-Pulse Width Modulation Processor for Parametric Acoustic Arrays." DigitalCommons@CalPoly, 2019. https://digitalcommons.calpoly.edu/theses/2056.
Der volle Inhalt der QuelleKing, Matthew E. "Linear Power-Efficient RF Amplifier with Partial Positive Feedback." DigitalCommons@CalPoly, 2012. https://digitalcommons.calpoly.edu/theses/811.
Der volle Inhalt der Quelle