Zeitschriftenartikel zum Thema „VEDIC MULTIPLIERS“
Geben Sie eine Quelle nach APA, MLA, Chicago, Harvard und anderen Zitierweisen an
Machen Sie sich mit Top-50 Zeitschriftenartikel für die Forschung zum Thema "VEDIC MULTIPLIERS" bekannt.
Neben jedem Werk im Literaturverzeichnis ist die Option "Zur Bibliographie hinzufügen" verfügbar. Nutzen Sie sie, wird Ihre bibliographische Angabe des gewählten Werkes nach der nötigen Zitierweise (APA, MLA, Harvard, Chicago, Vancouver usw.) automatisch gestaltet.
Sie können auch den vollen Text der wissenschaftlichen Publikation im PDF-Format herunterladen und eine Online-Annotation der Arbeit lesen, wenn die relevanten Parameter in den Metadaten verfügbar sind.
Sehen Sie die Zeitschriftenartikel für verschiedene Spezialgebieten durch und erstellen Sie Ihre Bibliographie auf korrekte Weise.
Eshack, Ansiya, und S. Krishnakumar. „Pipelined vedic multiplier with manifold adder complexity levels“. International Journal of Electrical and Computer Engineering (IJECE) 10, Nr. 3 (01.06.2020): 2951. http://dx.doi.org/10.11591/ijece.v10i3.pp2951-2958.
Der volle Inhalt der QuelleKhubnani, Rashi, Tarunika Sharma und Chitirala Subramanyam. „Applications of Vedic multiplier - A Review“. Journal of Physics: Conference Series 2225, Nr. 1 (01.03.2022): 012003. http://dx.doi.org/10.1088/1742-6596/2225/1/012003.
Der volle Inhalt der QuelleRashno, Meysam, Majid Haghparast und Mohammad Mosleh. „A new design of a low-power reversible Vedic multiplier“. International Journal of Quantum Information 18, Nr. 03 (April 2020): 2050002. http://dx.doi.org/10.1142/s0219749920500021.
Der volle Inhalt der QuelleBhairannawar, Satish s., Raja K B, Venugopal K R und L. M. Patnaik. „EFFICIENT FPGA BASED MATRIX MULTIPLICATION USING MUX AND VEDIC MULTIPLIER“. INTERNATIONAL JOURNAL OF COMPUTERS & TECHNOLOGY 12, Nr. 5 (30.01.2014): 3452–63. http://dx.doi.org/10.24297/ijct.v12i5.2915.
Der volle Inhalt der QuelleNandha Kumar, P. „Design of Accuracy Based Fixed-Width Booth Multipliers Using Data Scaling Technology“. Asian Journal of Electrical Sciences 11, Nr. 2 (15.12.2022): 24–30. http://dx.doi.org/10.51983/ajes-2022.11.2.3524.
Der volle Inhalt der QuelleCVS, Chaitanya, Sundaresan C, P. R. Venkateswaran, Keerthana Prasad und V. Siva Ramakrishna. „Design of High-Speed Multiplier Architecture Based on Vedic Mathematics“. International Journal of Engineering & Technology 7, Nr. 2.4 (10.03.2018): 105. http://dx.doi.org/10.14419/ijet.v7i2.4.11228.
Der volle Inhalt der QuelleKuruvilla, Siya Susan, Stephani Sunil, Abisha Susan Alichan und Abraham K. Thomas. „Comparison of Vedic Multiplier Implementation Using Gate Diffusion Input and Modified Gate Diffusion Input Techniques“. Journal of Signal Processing 8, Nr. 2 (22.06.2022): 1–5. http://dx.doi.org/10.46610/josp.2022.v08i02.001.
Der volle Inhalt der QuelleCVS, Chaitanya, Sundaresan C und P. R Venkateswaran. „ASIC design of low power-delay product carry pre-computation based multiplier“. Indonesian Journal of Electrical Engineering and Computer Science 13, Nr. 2 (01.02.2019): 845. http://dx.doi.org/10.11591/ijeecs.v13.i2.pp845-852.
Der volle Inhalt der QuelleGanjikunta, Ganesh Kumar, Sibghatullah I. Khan und M. Mahaboob Basha. „A High-Performance Signed-Unsigned Multiplier Using Vedic Mathematics“. Journal of Low Power Electronics 15, Nr. 3 (01.09.2019): 302–8. http://dx.doi.org/10.1166/jolpe.2019.1616.
Der volle Inhalt der QuelleProf. Parvaneh Basaligheh. „Design and Implementation of High Speed Vedic Multiplier in SPARTAN 3 FPGA Device“. International Journal of New Practices in Management and Engineering 6, Nr. 01 (31.03.2017): 14–19. http://dx.doi.org/10.17762/ijnpme.v6i01.51.
Der volle Inhalt der QuelleProf. Sharayu Waghmare. „Vedic Multiplier Implementation for High Speed Factorial Computation“. International Journal of New Practices in Management and Engineering 1, Nr. 04 (31.12.2012): 01–06. http://dx.doi.org/10.17762/ijnpme.v1i04.8.
Der volle Inhalt der QuelleC, Pradeepa S., Gowri G. Bennur, Hruthika G, Adithya M und Acharya Vinay Vasudeva. „Design and VLSI Implementation of Vedic Multiplier using 45nm Technology“. International Journal for Research in Applied Science and Engineering Technology 11, Nr. 5 (31.05.2023): 964–68. http://dx.doi.org/10.22214/ijraset.2023.51676.
Der volle Inhalt der QuelleJoshi, Shubhangi M. „Modified Vedic Multipliers: A Review“. International Journal of Advanced Research in Computer Science and Software Engineering 7, Nr. 5 (30.05.2017): 421–26. http://dx.doi.org/10.23956/ijarcsse/sv7i5/0255.
Der volle Inhalt der QuelleSafoev, Nuriddin, und Jun-Cheol Jeon. „Design and Evaluation of Cell Interaction Based Vedic Multiplier Using Quantum-Dot Cellular Automata“. Electronics 9, Nr. 6 (23.06.2020): 1036. http://dx.doi.org/10.3390/electronics9061036.
Der volle Inhalt der QuelleParadhasaradhi, Damarla, Bharinala Haridhar, A. V. Sreekanth Reddy, Dudipalli Sri Charan und Atyam Lekhaz. „Implementation of Fast Convolution using Robust Vedic Multiplier of Radix-2“. International Journal of Engineering & Technology 7, Nr. 2.7 (18.03.2018): 626. http://dx.doi.org/10.14419/ijet.v7i2.7.10895.
Der volle Inhalt der QuelleEt. al., Srilakshmi Kaza,. „Performance Analysis of Adiabatic Vedic Multipliers“. Turkish Journal of Computer and Mathematics Education (TURCOMAT) 12, Nr. 5 (11.04.2021): 1429–35. http://dx.doi.org/10.17762/turcomat.v12i5.2039.
Der volle Inhalt der QuellePradhan, Manoranjan, und Rutuparna Panda. „Speed Comparison of 16x16 Vedic Multipliers“. International Journal of Computer Applications 21, Nr. 6 (31.05.2011): "12"—"19". http://dx.doi.org/10.5120/2516-3417.
Der volle Inhalt der QuelleEshack, Ansiya, und S. Krishnakumar. „Reversible logic in pipelined low power vedic multiplier“. Indonesian Journal of Electrical Engineering and Computer Science 16, Nr. 3 (01.12.2019): 1265. http://dx.doi.org/10.11591/ijeecs.v16.i3.pp1265-1272.
Der volle Inhalt der QuelleSharma, Tarunika, Rashi Khubnani und Chitiralla Subramanyam. „Study of mathematics through indian veda’s : A review“. Journal of Physics: Conference Series 2332, Nr. 1 (01.09.2022): 012006. http://dx.doi.org/10.1088/1742-6596/2332/1/012006.
Der volle Inhalt der QuelleGowreesrinivas, K. V., Sabbavarapu Srinivas und Punniakodi Samundiswary. „FPGA Implementation of a Resource Efficient Vedic Multiplier using SPST Adders“. Engineering, Technology & Applied Science Research 13, Nr. 3 (02.06.2023): 10698–702. http://dx.doi.org/10.48084/etasr.5797.
Der volle Inhalt der QuelleG., Suresh. „Approximate Compressors based Inexact Vedic Dadda Multipliers“. HELIX 8, Nr. 1 (01.01.2018): 2683–90. http://dx.doi.org/10.29042/2018-2683-2690.
Der volle Inhalt der QuelleHari Kishore, K., Fazal Noorbasha, Katta Sandeep, D. N. V. Bhupesh, SK Khadar Imran und K. Sowmya. „Linear convolution using UT Vedic multiplier“. International Journal of Engineering & Technology 7, Nr. 2.8 (19.03.2018): 409. http://dx.doi.org/10.14419/ijet.v7i2.8.10471.
Der volle Inhalt der QuelleDeokate, Rajesh. „A Review on IEEE-754 Standard Floating Point Multiplier using Vedic Mathematics“. International Journal for Research in Applied Science and Engineering Technology 9, Nr. VI (20.06.2021): 1300–1303. http://dx.doi.org/10.22214/ijraset.2021.35242.
Der volle Inhalt der QuelleMukkara, Lakshmi kiran, und K. Venkata Ramanaiah. „Neuronal Logic gates Realization using CSD algorithm“. International Journal of Reconfigurable and Embedded Systems (IJRES) 8, Nr. 2 (01.07.2019): 145. http://dx.doi.org/10.11591/ijres.v8.i2.pp145-150.
Der volle Inhalt der QuelleGaur, F. Nidhi, S. Anu Mehra und T. Pradeep Kumar. „Power and Area Efficient Vedic Multipliers Using Modified CSLA Architectures for DSP“. Journal of Advanced Research in Dynamical and Control Systems 11, Nr. 10 (31.10.2019): 44–51. http://dx.doi.org/10.5373/jardcs/v11i10/20193004.
Der volle Inhalt der QuelleMOHANA KANNAN, LOGANATHAN, und DHANASKODI DEEPA. „LOW POWER VERY LARGE SCALE INTEGRATION (VLSI) DESIGN OF FINITE IMPULSE RESPONSE (FIR) FILTER FOR BIOMEDICAL IMAGING APPLICATION“. DYNA 96, Nr. 5 (01.09.2021): 505–11. http://dx.doi.org/10.6036/10214.
Der volle Inhalt der QuellePoornima, Y., und M. Kamalanathan. „Design of Low Power Vedic Multiplier Based Reconfigurable Fir Filter for DSP Applications“. International Journal of Advance Research and Innovation 7, Nr. 2 (2019): 57–60. http://dx.doi.org/10.51976/ijari.721908.
Der volle Inhalt der QuelleSreelakshmi, G., Kaleem Fatima und B. K. Madhavi. „Efficient Realization of Vinculum Vedic BCD Multipliers for High Speed Applications“. Circuits and Systems 09, Nr. 06 (2018): 87–99. http://dx.doi.org/10.4236/cs.2018.96009.
Der volle Inhalt der QuelleP. VINAY, MALLIK, und HEMACHANDRA G. „Design of 2D-DCT and Quantization Using Dadda and Vedic Multipliers“. i-manager's Journal on Digital Signal Processing 4, Nr. 3 (2016): 21. http://dx.doi.org/10.26634/jdp.4.3.8144.
Der volle Inhalt der QuelleAnjana, S., C. Pradeep und Philip Samuel. „Synthesize of High Speed Floating-point Multipliers Based on Vedic Mathematics“. Procedia Computer Science 46 (2015): 1294–302. http://dx.doi.org/10.1016/j.procs.2015.01.054.
Der volle Inhalt der QuelleSavadi, Anuradha, Raju Yanamshetti und Shewta Biradar. „Design and Implementation of 64 Bit IIR Filters Using Vedic Multipliers“. Procedia Computer Science 85 (2016): 790–97. http://dx.doi.org/10.1016/j.procs.2016.05.267.
Der volle Inhalt der QuelleMehra, Anu, Vinay Verma, Rana Majumdar, Nidhi Gaur, Alok Kumar, Chanda Pandey und Ansh Awasthi. „Comparative analysis of different Vedic algorithms for 8 × 8 binary multipliers“. International Journal of Industrial and Systems Engineering 33, Nr. 2 (2019): 129. http://dx.doi.org/10.1504/ijise.2019.10024258.
Der volle Inhalt der QuelleMehra, Anu, Vinay Verma, Rana Majumdar, Nidhi Gaur, Alok Kumar, Ansh Awasthi und Chanda Pandey. „Comparative analysis of different Vedic algorithms for 8 × 8 binary multipliers“. International Journal of Industrial and Systems Engineering 33, Nr. 2 (2019): 129. http://dx.doi.org/10.1504/ijise.2019.102466.
Der volle Inhalt der QuelleS., Nagaraj. „Design and Analysis of 8-bit Array, Carry Save Array, Braun, Wallace Tree and Vedic Multipliers“. International Journal of Psychosocial Rehabilitation 24, Nr. 3 (30.03.2020): 2687–97. http://dx.doi.org/10.37200/ijpr/v24i3/pr2020305.
Der volle Inhalt der QuelleBhargavi, Sandugari. „Design and Implementation of Area Efficient BIST Based Vedic and Wallace Tree Multipliers on FPGA“. International Journal for Research in Applied Science and Engineering Technology 7, Nr. 4 (30.04.2019): 3650–55. http://dx.doi.org/10.22214/ijraset.2019.4612.
Der volle Inhalt der QuelleFatima, Nashrah, Taha Tanveer und Brahmi Shrman. „Implementation for Minimization of Computation Time of Partial Products for Designing Multipliers using Tabulated Vedic Mathematics“. International Journal of Computer Applications 128, Nr. 10 (15.10.2015): 1–5. http://dx.doi.org/10.5120/ijca2015906638.
Der volle Inhalt der QuelleNaveen, R. „Design and Analysis of Low Power Full Adders and 4*4 Vedic Multipliers Based on Urdhva Triyagbhyam“. Asian Journal of Research in Social Sciences and Humanities 6, Nr. 7 (2016): 950. http://dx.doi.org/10.5958/2249-7315.2016.00479.2.
Der volle Inhalt der QuelleSM, Vijaya, und Suresh K. „An Efficient Design Approach of ROI Based DWT Using Vedic and Wallace Tree Multiplier on FPGA Platform“. International Journal of Electrical and Computer Engineering (IJECE) 9, Nr. 4 (01.08.2019): 2433. http://dx.doi.org/10.11591/ijece.v9i4.pp2433-2442.
Der volle Inhalt der QuelleSaraswathi, N., Lokesh Modi und Aatish Nair. „Complex Number Vedic Multiplier and its Implementation in a Filter“. International Journal of Engineering & Technology 7, Nr. 2.24 (25.04.2018): 336. http://dx.doi.org/10.14419/ijet.v7i2.24.12078.
Der volle Inhalt der QuelleJhamb, Mansi, und Manoj Kumar. „Optimized vedic multiplier using low power 13T hybrid full adder“. Journal of Information and Optimization Sciences 44, Nr. 4 (2023): 675–87. http://dx.doi.org/10.47974/jios-1222.
Der volle Inhalt der QuelleSharma, Vaishali. „Design, Implementation & Performance of Vedic Multiplier Based on Look Ahead Carry Adder for Different Bit Lengths“. International Journal for Research in Applied Science and Engineering Technology 10, Nr. 1 (31.01.2022): 24–30. http://dx.doi.org/10.22214/ijraset.2022.39759.
Der volle Inhalt der QuelleKunchigik, Vaijyanath, Linganagouda Kulkarni und Subhash Kulkarni. „Pipelined Vedic-Array Multiplier Architecture“. International Journal of Image, Graphics and Signal Processing 6, Nr. 6 (08.05.2014): 58–64. http://dx.doi.org/10.5815/ijigsp.2014.06.08.
Der volle Inhalt der QuelleKivi Sona, M., und V. Somasundaram. „Vedic Multiplier Implementation in VLSI“. Materials Today: Proceedings 24 (2020): 2219–30. http://dx.doi.org/10.1016/j.matpr.2020.03.748.
Der volle Inhalt der QuellePrabhu, E., H. Mangalam und P. R. Gokul. „A Delay Efficient Vedic Multiplier“. Proceedings of the National Academy of Sciences, India Section A: Physical Sciences 89, Nr. 2 (09.02.2018): 257–68. http://dx.doi.org/10.1007/s40010-017-0464-4.
Der volle Inhalt der QuelleKumar, M. Siva, Sanath Kumar Tulasi, N. Srinivasulu, Vijaya Lakshmi Bandi und K. Hari Kishore. „Bit wise and delay of vedic multiplier“. International Journal of Engineering & Technology 7, Nr. 1.5 (31.12.2017): 26. http://dx.doi.org/10.14419/ijet.v7i1.5.9117.
Der volle Inhalt der QuelleYadav, Jatin, Anupam Kumar, Shaik Shareef, Sandeep Bansal und Navjot Rathour. „Comparative Analysis of Vedic Multiplier using Various Adder Architectures“. Journal of Physics: Conference Series 2327, Nr. 1 (01.08.2022): 012022. http://dx.doi.org/10.1088/1742-6596/2327/1/012022.
Der volle Inhalt der QuelleBhavani, M., M. Siva Kumar und K. Srinivas Rao. „Delay Comparison for 16x16 Vedic Multiplier Using RCA and CLA“. International Journal of Electrical and Computer Engineering (IJECE) 6, Nr. 3 (01.06.2016): 1205. http://dx.doi.org/10.11591/ijece.v6i3.9457.
Der volle Inhalt der QuelleBhavani, M., M. Siva Kumar und K. Srinivas Rao. „Delay Comparison for 16x16 Vedic Multiplier Using RCA and CLA“. International Journal of Electrical and Computer Engineering (IJECE) 6, Nr. 3 (01.06.2016): 1205. http://dx.doi.org/10.11591/ijece.v6i3.pp1205-1212.
Der volle Inhalt der QuellePrasad, M. V. Tejendra. „Development and Realization of a 4x4 Vedic Multiplier Utilizing Cadence Platform“. Journal of VLSI Design and Signal Processing 9, Nr. 2 (04.08.2023): 39–51. http://dx.doi.org/10.46610/jovdsp.2023.v09i02.004.
Der volle Inhalt der QuelleManikrao, Kaustubh, und Mahesh Shrikant. „Analysis of Array Multiplier and Vedic Multiplier using Xilinx“. Communications on Applied Electronics 5, Nr. 1 (24.05.2016): 13–16. http://dx.doi.org/10.5120/cae2016652140.
Der volle Inhalt der Quelle