Literatura académica sobre el tema "Input buffer"
Crea una cita precisa en los estilos APA, MLA, Chicago, Harvard y otros
Consulte las listas temáticas de artículos, libros, tesis, actas de conferencias y otras fuentes académicas sobre el tema "Input buffer".
Junto a cada fuente en la lista de referencias hay un botón "Agregar a la bibliografía". Pulsa este botón, y generaremos automáticamente la referencia bibliográfica para la obra elegida en el estilo de cita que necesites: APA, MLA, Harvard, Vancouver, Chicago, etc.
También puede descargar el texto completo de la publicación académica en formato pdf y leer en línea su resumen siempre que esté disponible en los metadatos.
Artículos de revistas sobre el tema "Input buffer"
Li, Cunlu, Dezun Dong, Shazhou Yang, Xiangke Liao, Guangyu Sun y Yongheng Liu. "CIB-HIER". ACM Transactions on Architecture and Code Optimization 18, n.º 4 (31 de diciembre de 2021): 1–21. http://dx.doi.org/10.1145/3468062.
Texto completoLanyi, S. y M. Pisani. "A high-input-impedance buffer". IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications 49, n.º 8 (agosto de 2002): 1209–11. http://dx.doi.org/10.1109/tcsi.2002.801287.
Texto completoScheinhardt, Werner R. W. y Bert Zwart. "A TANDEM FLUID QUEUE WITH GRADUAL INPUT". Probability in the Engineering and Informational Sciences 16, n.º 1 (enero de 2002): 29–45. http://dx.doi.org/10.1017/s0269964802161031.
Texto completoPaik, Jung Hoon y Chae Tak Lim. "The Analysis of Input Queueing Techniques on a Crosspoint Packet Switch". Journal of Circuits, Systems and Computers 07, n.º 04 (agosto de 1997): 319–31. http://dx.doi.org/10.1142/s0218126697000231.
Texto completoChan, P. K., L. Siek, T. Lim y M. K. Han. "Adaptive-biased buffer with low input capacitance". Electronics Letters 36, n.º 9 (2000): 775. http://dx.doi.org/10.1049/el:20000644.
Texto completoBundalo, Z. V. y B. L. Dorić. "Three-state CMOS buffer with input hysteresis". Electronics Letters 24, n.º 14 (1988): 885. http://dx.doi.org/10.1049/el:19880603.
Texto completoJiang, Fei, Heather E. Preisendanz, Tamie L. Veith, Raj Cibin y Patrick J. Drohan. "Riparian buffer effectiveness as a function of buffer design and input loads". Journal of Environmental Quality 49, n.º 6 (11 de octubre de 2020): 1599–611. http://dx.doi.org/10.1002/jeq2.20149.
Texto completoKisriani, Shinta, Eri Prasetyo Wibowo, Busono Soerowirdjo, Hamzah Afandi y Veronica Ernita Kristianti. "A Comparison Study of Three of Input Buffer Designed Using 0.35µm CMOS Technology". Advanced Materials Research 646 (enero de 2013): 184–90. http://dx.doi.org/10.4028/www.scientific.net/amr.646.184.
Texto completoCITRO, R. "An Adaptive Dynamic Buffer Management (ADBM) Approach for Input Buffers in ATM Networks". IEICE Transactions on Communications E88-B, n.º 3 (1 de marzo de 2005): 1084–96. http://dx.doi.org/10.1093/ietcom/e88-b.3.1084.
Texto completoZwart, A. P. "A fluid queue with a finite buffer and subexponential input". Advances in Applied Probability 32, n.º 01 (marzo de 2000): 221–43. http://dx.doi.org/10.1017/s000186780000985x.
Texto completoTesis sobre el tema "Input buffer"
Niemelä, J. (Jari). "Design and verification of a logic input buffer". Master's thesis, University of Oulu, 2014. http://urn.fi/URN:NBN:fi:oulu-201402121090.
Texto completoTyössä suunnitellaan, simuloidaan ja verrataan kahta eri topologialla toteutettua kontrollitulopuskuria, joiden tärkeimmät parametrit ovat tulon kynnystason stabiilisuus ja minimaalinen virrankulutus. Topologiat ovat aiemmin toteutettuja leveämmällä viivanleveydellä, ja ne on tarkoitus siirtää kapeamman viivanleveyden prosessiin suorituskyky säilyttäen. Simulointien perusteella valitaan suorituskyvyltään parempi ja pinta-alaltaan pienempi tulopuskuri, ja sille piirretään piirikuvio ja varmennetaan parasiittisten komponenttien vaikutus toimintaan. Diplomityössä käsitellään myös yleisesti puskureita ja I/O-rakenteiden suojausta. Puskurit ovat yhteydessä piirin ulkopuoliseen maailmaan ja niiden täytyy kestää piirin ulkopuoliset häiriötekijät. Lopuksi esitetään mittaussuunnitelma, jolla tulopuskurin toiminta voitaisiin mitata ja varmentaa valmistetusta komponentista
Lundberg, Jesper y Ronja Mehtonen. "Utvärdering och analys av batchstorlekar, produktsekvenser och omställningstider". Thesis, Högskolan i Skövde, Institutionen för ingenjörsvetenskap, 2015. http://urn.kb.se/resolve?urn=urn:nbn:se:his:diva-11859.
Texto completoJacobson, Mark Alan. "Input and response buffers in transcription handwriting". Diss., Georgia Institute of Technology, 1997. http://hdl.handle.net/1853/28862.
Texto completoNguyen, Kim-Minh Carleton University Dissertation Engineering Electronics. "Module generators for the layout synthesis of BiCMOS input/output buffers". Ottawa, 1993.
Buscar texto completoCharny, Anna. "Providing QoS guarantees in input buffered crossbar switches with speedup". Thesis, Massachusetts Institute of Technology, 1998. http://hdl.handle.net/1721.1/9628.
Texto completoIncludes bibliographical references (p. 103-105).
This dissertation investigates a number of issues related to providing Quality of Service guarantees in input-buffered crossbar switches with speedup. It is shown that speedup of 4 is sufficient to ensure 100% asymptotic throughput with any maximal matching algorithm employed by the arbiter. It is also demonstrated that the crossbar architecture is capable of providing delay guarantees comparable to those known for output-buffered switch architecture. Several algorithms which ensure different delay guarantees with different values of speedup are presented and analyzed.
by Anna Charny.
Ph.D.
Tabatabaee, Vahid. "Scheduling and rate provisioning for input-buffered cell based switch fabrics". College Park, Md. : University of Maryland, 2003. http://hdl.handle.net/1903/141.
Texto completoThesis research directed by: Electrical Engineering. Title from t.p. of PDF. Includes bibliographical references. Published by UMI Dissertation Services, Ann Arbor, Mich. Also available in paper.
Pisár, Peter. "Metody návrhu aktivních kmitočtových filtrů na základě pasivního RLC prototypu". Master's thesis, Vysoké učení technické v Brně. Fakulta elektrotechniky a komunikačních technologií, 2009. http://www.nusl.cz/ntk/nusl-218107.
Texto completoLiu, Dequan. "Joint buffer management and scheduling for input queued switches". Thesis, 2003. http://library1.njit.edu/etd/fromwebvoyage.cfm?id=njit-etd2003-024.
Texto completoWang, Chen-Tai y 王振泰. "The Design of a Serial Input Random Output Buffer". Thesis, 1993. http://ndltd.ncl.edu.tw/handle/07289474930284679804.
Texto completoHu, Ting-Wei y 胡庭維. "Input Buffer Improved High Speed Asynchronous Successive Approximation Register ADC". Thesis, 2016. http://ndltd.ncl.edu.tw/handle/70012398542253459114.
Texto completo國立中興大學
電機工程學系所
104
This thesis presents an input buffer improved high speed Asynchronous successive Approximation Register (SAR) Analog-to-Digital Converter (ADC). The application is as a sub-ADC of a time-interleaved ADC. In order to enhance the converter’s effective number of bits, the input buffer is added. The frist design, Sarf2_34 ,has oscillations found during measurement. Thus a second design Sarf2_35 improve the input buffer circuit to solve, the output waveform oscillation issue. With TSMC 90nm GUTM manufacturing process, and sampling frequency as 166MHZ, measurement results of Sarf2_35 chip is obtained. When input frequency is 10MHZ ,the effective number of bits is 6.09bit.When input frequency is 1GHZ, the effective number of bits is 3.48bit.
Capítulos de libros sobre el tema "Input buffer"
Shakir, Hasan, Yasser Najeeb y M. Nizamuddin. "CNTFET-Based Input Buffer for High-Speed Data Transmission". En Lecture Notes in Civil Engineering, 661–68. Singapore: Springer Singapore, 2020. http://dx.doi.org/10.1007/978-981-15-2545-2_54.
Texto completoKim, Che Soong, Valentina Klimenok y Alexander Dudin. "Retrial Queueing System with Correlated Input, Finite Buffer, and Impatient Customers". En Analytical and Stochastic Modeling Techniques and Applications, 262–76. Berlin, Heidelberg: Springer Berlin Heidelberg, 2013. http://dx.doi.org/10.1007/978-3-642-39408-9_19.
Texto completoWeik, Martin H. "buffered input". En Computer Science and Communications Dictionary, 150. Boston, MA: Springer US, 2000. http://dx.doi.org/10.1007/1-4020-0613-6_1913.
Texto completoKempa, Wojciech M. "Time to Start a Crowded Period in a Finite-Buffer Queue with Poisson Input Flow and General Processing Times". En Finite Difference Methods. Theory and Applications, 329–36. Cham: Springer International Publishing, 2019. http://dx.doi.org/10.1007/978-3-030-11539-5_37.
Texto completoDunsmuir, M. R. M. y G. J. Davies. "Buffered Input and Output". En Programming the UNIXTM System, 80–95. London: Macmillan Education UK, 1985. http://dx.doi.org/10.1007/978-1-349-07371-9_5.
Texto completoBanik, A. D., Souvik Ghosh y M. L. Chaudhry. "On the Consecutive Customer Loss Probabilities in a Finite-Buffer Renewal Batch Input Queue with Different Batch Acceptance/Rejection Strategies Under Non-renewal Service". En Advances in Intelligent Systems and Computing, 45–62. Singapore: Springer Singapore, 2018. http://dx.doi.org/10.1007/978-981-13-1592-3_4.
Texto completoLee, Tsern-Huei y Ying-Che Kuo. "Performance Evaluation of Combined Input Output Queued Switch with Finite Input and Output Buffers". En Information Networking: Wired Communications and Management, 203–14. Berlin, Heidelberg: Springer Berlin Heidelberg, 2002. http://dx.doi.org/10.1007/3-540-45803-4_19.
Texto completoLund, Carsten, Steven Phillips y Nick Reingold. "Fair Prioritized Scheduling in an Input-Buffered Switch". En Broadband Communications, 358–69. Boston, MA: Springer US, 1996. http://dx.doi.org/10.1007/978-0-387-34987-9_30.
Texto completoManjunath, D. y Biplab Sikdar. "Variable Length Packet Switches: Input Queued Fabrics with Finite Buffers, Speedup, and Parallelism". En High Performance Computing — HiPC 2001, 372–82. Berlin, Heidelberg: Springer Berlin Heidelberg, 2001. http://dx.doi.org/10.1007/3-540-45307-5_33.
Texto completoRadusinovic, Igor y Zoran Veljovic. "New Round-Robin Scheduling Algorithm for Combined Input-Crosspoint Buffered Switch". En Networking - ICN 2005, 857–64. Berlin, Heidelberg: Springer Berlin Heidelberg, 2005. http://dx.doi.org/10.1007/978-3-540-31956-6_101.
Texto completoActas de conferencias sobre el tema "Input buffer"
Hribik, Jan, Stefan Lanyi y Miloslav Hruskovic. "A High-Input-Impedance Buffer". En 2008 18th International Conference Radioelektronika. IEEE, 2008. http://dx.doi.org/10.1109/radioelek.2008.4542707.
Texto completoMashin, Stanislav, Martin Sira y Tereza Skalicka. "Precision Buffer with Low Input Capacitance". En 2018 Conference on Precision Electromagnetic Measurements (CPEM 2018). IEEE, 2018. http://dx.doi.org/10.1109/cpem.2018.8501232.
Texto completoWu, Zekai, Chengwei Wang, Yang Ding, Fule Li y Zhihua Wang. "An ADC Input Buffer with Optimized Linearity". En 2018 14th IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT). IEEE, 2018. http://dx.doi.org/10.1109/icsict.2018.8564827.
Texto completoThiem, Chu Van y Shigeru Oyanagi. "An Input Buffer Architecture for On-chip Routers". En 2011 Second International Conference on Networking and Computing (ICNC). IEEE, 2011. http://dx.doi.org/10.1109/icnc.2011.51.
Texto completoCao, Fubiao, Yongzhen Chen, Zhiyuan Dai, Fan Ye y Junyan Ren. "An input buffer for 12bit 2GS/s ADC". En 2017 IEEE 12th International Conference on ASIC (ASICON). IEEE, 2017. http://dx.doi.org/10.1109/asicon.2017.8252584.
Texto completoNicolae, Cojan, Cracan Arcadie y Cojan Radu. "Test buffer with extended common mode input voltage". En Melecon 2010 - 2010 15th IEEE Mediterranean Electrotechnical Conference. IEEE, 2010. http://dx.doi.org/10.1109/melcon.2010.5476002.
Texto completoYaming Yin, Shuming Chen y Xiao Hu. "Input buffer planning for network-on-chip router design". En 2010 International Conference on Computer Application and System Modeling (ICCASM 2010). IEEE, 2010. http://dx.doi.org/10.1109/iccasm.2010.5622722.
Texto completoWang, Jun, Kun Huang, Ge Zhang, Weiwu Hu y Feng Zhang. "Energy-Efficient Input Buffer Design using Data-Transition Oriented Model". En 2007 International Symposium on Integrated Circuits. IEEE, 2007. http://dx.doi.org/10.1109/isicir.2007.4441837.
Texto completoBoyer, A., M. Fer, L. Courau, E. Sicard y S. BenDhia. "Modelling of the susceptibility of 90 nm input output buffer". En Exhibition. IEEE, 2008. http://dx.doi.org/10.1109/apemc.2008.4559804.
Texto completoNeishabouri, M. H. y Zeljko Zilic. "Reliability aware NoC router architecture using input channel buffer sharing". En the 19th ACM Great Lakes symposium. New York, New York, USA: ACM Press, 2009. http://dx.doi.org/10.1145/1531542.1531658.
Texto completoInformes sobre el tema "Input buffer"
Cheng, Angela. Input/Output Buffers for ASP. Fort Belvoir, VA: Defense Technical Information Center, mayo de 1989. http://dx.doi.org/10.21236/ada632212.
Texto completo