Статті в журналах з теми "VerilogHardware Description Language (HDL)"
Оформте джерело за APA, MLA, Chicago, Harvard та іншими стилями
Ознайомтеся з топ-50 статей у журналах для дослідження на тему "VerilogHardware Description Language (HDL)".
Біля кожної праці в переліку літератури доступна кнопка «Додати до бібліографії». Скористайтеся нею – і ми автоматично оформимо бібліографічне посилання на обрану працю в потрібному вам стилі цитування: APA, MLA, «Гарвард», «Чикаго», «Ванкувер» тощо.
Також ви можете завантажити повний текст наукової публікації у форматі «.pdf» та прочитати онлайн анотацію до роботи, якщо відповідні параметри наявні в метаданих.
Переглядайте статті в журналах для різних дисциплін та оформлюйте правильно вашу бібліографію.
Vidya, Sagar Potharaju*. "FPGA IMPLEMENTATION OF ELLIPTIC CURVE DISCRETE LOGARITHMUSING VERILOG HDL." GLOBAL JOURNAL OF ENGINEERING SCIENCE AND RESEARCHES 4, no. 11 (2017): 151–62. https://doi.org/10.5281/zenodo.1067986.
Повний текст джерелаAntigha, Richard E.E*. "APPLICATION OF AUTO REGRESSIVE INTEGRATED MOVING AVERAGE (ARIMA) IN URBAN STORMWATER DRAINAGE SYSTEMS MODELLING FOR THE CALABAR CATCHMENT, SOUTH-SOUTH, NIGERIA." GLOBAL JOURNAL OF ENGINEERING SCIENCE AND RESEARCHES 4, no. 11 (2017): 163–74. https://doi.org/10.5281/zenodo.1068882.
Повний текст джерелаAlves, Nélio Muniz Mendes, and Sérgio Schneider. "Implementation of an Embedded Hardware Description Language Using Haskell." JUCS - Journal of Universal Computer Science 9, no. (8) (2003): 795–812. https://doi.org/10.3217/jucs-009-08-0795.
Повний текст джерелаNeelima, Koppala, and Subhas Chennapalli. "Low overhead optimal parity codes." TELKOMNIKA (Telecommunication, Computing, Electronics and Control) 20, no. 3 (2022): 501–9. https://doi.org/10.12928/telkomnika.v20i3.23301.
Повний текст джерелаZhu, Yong. "Study on the Framework of ASIP Executable Specification." Applied Mechanics and Materials 263-266 (December 2012): 1768–72. http://dx.doi.org/10.4028/www.scientific.net/amm.263-266.1768.
Повний текст джерелаBUTKO, Vladyslav, Kostiantyn KASIAN, and KASIAN. "COMPARISON OF COMPILERS FOR GENERATING A HARDWARE DESCRIPTION BASED ON AN IMPERATIVE PROGRAM: HDL CODER AND VITIS HLS." cientific papers of Donetsk National Technical University. Series: Informatics, Cybernetics and Computer Science 2, no. 39 (2024): 49–56. https://doi.org/10.31474/1996-1588-2024-2-39-49-56.
Повний текст джерелаМірошник, Марина Анатоліївна, Юрій Васильович Пахомов, Кирило Юрійович Пшеничний та Андрій Вікторович Шафранський. "Асерційна верифікація моделей пристроїв реального часу з недетермінованими зовнішніми подіями". Інформаційно-керуючі системи на залізничному транспорті 29, № 1 (2024): 37–44. http://dx.doi.org/10.18664/ikszt.v29i1.300988.
Повний текст джерелаNg, L. S., K. Y. Phan, and Patrick W. C. Ho. "Novel logic and memory synthesis algorithm for Memristive Hardware Description Language (HDL)." Integration 96 (May 2024): 102140. http://dx.doi.org/10.1016/j.vlsi.2024.102140.
Повний текст джерелаK. Sagar Vivek, SK. Farooq Abdulla, S. Pavan, P. Manikanta, and G. Sudheer Kumar. "Development of Mechanized Hardware Description Language Signal Processing For Unmanned Aircraft System Applications." International Journal of Scientific Research in Science and Technology 12, no. 1 (2025): 388–94. https://doi.org/10.32628/ijsrst2512137.
Повний текст джерелаNhi Ho. T, To, Giao N. Pham, Quang Hung Nguyen, Binh A.Nguyen, Ngoc T. Le, and Hoanh Su Le. "Digital System Design for Traffic Light Controller System: A Systematic Approach." International Journal of Emerging Technology and Advanced Engineering 11, no. 11 (2021): 169–75. http://dx.doi.org/10.46338/ijetae1121_19.
Повний текст джерелаBrown, A. D. "The Language is Irrelevant: It's What You Do with it That Counts." International Journal of Electrical Engineering & Education 38, no. 4 (2001): 305–15. http://dx.doi.org/10.7227/ijeee.38.4.4.
Повний текст джерелаSumathi, M., D. Nirmala, and R. Immanuel Rajkumar. "Study of Data Security Algorithms using Verilog HDL." International Journal of Electrical and Computer Engineering (IJECE) 5, no. 5 (2015): 1092. http://dx.doi.org/10.11591/ijece.v5i5.pp1092-1101.
Повний текст джерелаShariff, Muneeb Ulla, Vineeth Kumar Veepuri, Nancy Dimri, and Mahadevaswamy B. N. "Mighty Macros and Powerful Parameters: Maximizing Efficiency and Flexibility in HDL Programming." International Journal of VLSI Design & Communication Systems 14, no. 1/2 (2023): 01–18. http://dx.doi.org/10.5121/vlsic.2023.14201.
Повний текст джерелаSayudzi, Mohd Faris Izzwan Mohd, Irni Hamiza Hamzah, Azman Ab Malik, et al. "FPGA in hardware description language based digital clock alarm system with 24-hr format." International Journal of Reconfigurable and Embedded Systems (IJRES) 13, no. 2 (2024): 244. http://dx.doi.org/10.11591/ijres.v13.i2.pp244-252.
Повний текст джерелаBazydło, Grzegorz. "Designing Reconfigurable Cyber-Physical Systems Using Unified Modeling Language." Energies 16, no. 3 (2023): 1273. http://dx.doi.org/10.3390/en16031273.
Повний текст джерелаPurraji, Marziye, Elyas Zamiri, and Angel de Castro. "Easy and Straightforward FPGA Implementation of Model Predictive Control Using HDL Coder." Electronics 14, no. 3 (2025): 419. https://doi.org/10.3390/electronics14030419.
Повний текст джерелаAzura Othman, Kama, Nur Ayuni Binti Nor Sobri, Ahmad Haziq Umar, et al. "Intelligent Management System for Home Appliances A conceptual approach using Hardware Description Language." International Journal of Engineering & Technology 7, no. 3.7 (2018): 76. http://dx.doi.org/10.14419/ijet.v7i3.7.16216.
Повний текст джерелаZhao, Lin Hui, and Zhi Yuan Liu. "Vehicle State and Friction Force Estimation Based on FPGA." Applied Mechanics and Materials 336-338 (July 2013): 999–1002. http://dx.doi.org/10.4028/www.scientific.net/amm.336-338.999.
Повний текст джерелаHuang, Xiang Sheng. "Design of AD Controller Customized IP Core Based on FPGA." Applied Mechanics and Materials 727-728 (January 2015): 859–62. http://dx.doi.org/10.4028/www.scientific.net/amm.727-728.859.
Повний текст джерелаZhang, Ming, Hao Ting Liu, and Yu Wang. "The Design of the Multifunctional Electronic Timing System Based on the Verilog HDL Language." Applied Mechanics and Materials 182-183 (June 2012): 763–67. http://dx.doi.org/10.4028/www.scientific.net/amm.182-183.763.
Повний текст джерелаMiriampally, Venkata Raghavendra. "Simulation of PCI Express™ Transaction Layer Using Hardware Description Language." International Journal of Informatics and Communication Technology (IJ-ICT) 4, no. 1 (2015): 7. http://dx.doi.org/10.11591/ijict.v4i1.pp7-12.
Повний текст джерелаNarendran, S., and J. Selvakumar. "Digital Simulation of Superconductive Memory System Based on Hardware Description Language Modeling." Advances in Condensed Matter Physics 2018 (May 27, 2018): 1–5. http://dx.doi.org/10.1155/2018/2683723.
Повний текст джерелаSaralegui, Roberto, Alberto Sanchez, and Angel de Castro. "Efficient Hardware-in-the-Loop Models Using Automatic Code Generation with MATLAB/Simulink." Electronics 12, no. 13 (2023): 2786. http://dx.doi.org/10.3390/electronics12132786.
Повний текст джерелаHwang, Dong Hyun, Chang Yeop Han, Hyun Woo Oh, and Seung Eun Lee. "ASimOV: A Framework for Simulation and Optimization of an Embedded AI Accelerator." Micromachines 12, no. 7 (2021): 838. http://dx.doi.org/10.3390/mi12070838.
Повний текст джерелаMemon, Farida, Aamir Hussain Memon, Shahnawaz Talpur, Fayaz Ahmed Memon, and Rafia Naz Memon. "Design and Co-Simulation of Depth Estimation Using Simulink HDL Coder and Modelsim." July 2016 35, no. 3 (2016): 473–82. http://dx.doi.org/10.22581/muet1982.1603.17.
Повний текст джерелаTsoeunyane, Lekhobola, Simon Winberg, and Michael Inggs. "Software-Defined Radio FPGA Cores: Building towards a Domain-Specific Language." International Journal of Reconfigurable Computing 2017 (2017): 1–28. http://dx.doi.org/10.1155/2017/3925961.
Повний текст джерелаZheng, Hua Qiang, Li Fu Ma, Yang Liu, and Fei Cai. "Real-Time Video Convert System Design Based on LVDS." Advanced Materials Research 159 (December 2010): 514–21. http://dx.doi.org/10.4028/www.scientific.net/amr.159.514.
Повний текст джерелаPrathap, Joseph Anthony, Mrinal Raj, and Ritu Patnaik. "Design of decryption process for advanced encryption standard algorithm in system-on-chip." International Journal of Electrical and Computer Engineering (IJECE) 14, no. 6 (2024): 6838. http://dx.doi.org/10.11591/ijece.v14i6.pp6838-6845.
Повний текст джерелаMiroshnyk, M. A., S. I. Shmatkov, O. S. Shkil, А. М. Miroshnyk, and K. Y. Pshenychnyi. "TEMPORAL EVENTS PROCESSING MODELS IN FINITE STATE MACHINES." Radio Electronics, Computer Science, Control, no. 4 (December 23, 2023): 49. http://dx.doi.org/10.15588/1607-3274-2023-4-5.
Повний текст джерелаGao, Li, Runmei Zhang, and Guangbin Zhang. "Development of Intelligent Building Energy-saving Temperature Control System Based on FPGA." E3S Web of Conferences 136 (2019): 02033. http://dx.doi.org/10.1051/e3sconf/201913602033.
Повний текст джерелаSisco, Zachary D., Jonathan Balkind, Timothy Sherwood, and Ben Hardekopf. "Loop Rerolling for Hardware Decompilation." Proceedings of the ACM on Programming Languages 7, PLDI (2023): 420–42. http://dx.doi.org/10.1145/3591237.
Повний текст джерелаZhou, Qing Fang, Qian Huang, Ying Yuan, and Jun Yang. "Design and Implementation of Reconfigurable Encryption and Decryption System Based on SOPC." Applied Mechanics and Materials 347-350 (August 2013): 2979–82. http://dx.doi.org/10.4028/www.scientific.net/amm.347-350.2979.
Повний текст джерелаWang, Lie, and Yi Jie Wang. "Implementation of CRC by Using FPGA in Data Communication." Applied Mechanics and Materials 325-326 (June 2013): 1805–8. http://dx.doi.org/10.4028/www.scientific.net/amm.325-326.1805.
Повний текст джерелаJin, Lin, and Qiang Liu. "Study on Mechanical and Electrical Automation with System Design of Frequency Meter Based on EDA Technology." Applied Mechanics and Materials 387 (August 2013): 356–59. http://dx.doi.org/10.4028/www.scientific.net/amm.387.356.
Повний текст джерелаCui, Xiaofang. "Research and Application of FPGA Function Verification Methods." Academic Journal of Science and Technology 9, no. 1 (2024): 30–32. http://dx.doi.org/10.54097/txyvq493.
Повний текст джерелаCiangottini, Diego, Giulio Bianchini, Mirko Mariotti, Daniele Spiga, Loriano Storchi, and Giacomo Surace. "KServe inference extension for an FPGA vendor-free ecosystem." EPJ Web of Conferences 295 (2024): 11012. http://dx.doi.org/10.1051/epjconf/202429511012.
Повний текст джерелаRodriguez Pinto, Father Alexander, Felipe Restrepo-Calle, and Jhon Jairo Ramírez-Echeverry. "Evaluation of the effects of a hybrid laboratory for learning a hardware description language: Insights into student motivation and academic performance." Research and Practice in Technology Enhanced Learning 21 (May 8, 2025): 010. https://doi.org/10.58459/rptel.2026.21010.
Повний текст джерелаReddy, Bharathi, D. Leela Rani, and Prof S. Varadarajan. "HIGH SPEED CARRY SAVE MULTIPLIER BASED LINEAR CONVOLUTION USING VEDIC MATHAMATICS." INTERNATIONAL JOURNAL OF COMPUTERS & TECHNOLOGY 4, no. 2 (2013): 284–87. http://dx.doi.org/10.24297/ijct.v4i2a2.3173.
Повний текст джерелаRifqie, Dary Mochamad, Yasser Abd Djawad, Faizal Arya Samman, Ansari Saleh Ahmar, and M. Miftach Fakhri. "Design of Quantized Deep Neural Network Hardware Inference Accelerator Using Systolic Architecture." Journal of Applied Science, Engineering, Technology, and Education 6, no. 1 (2024): 27–33. https://doi.org/10.35877/454ri.asci2689.
Повний текст джерелаOhkawa, Takeshi, Daichi Uetake, Takashi Yokota, and Kanemitsu Ootsu. "Component-Based FPGA Circuit Design and Verification for Robotic Systems Using JavaRock and ORB Engine - A Case Study." Applied Mechanics and Materials 433-435 (October 2013): 1849–52. http://dx.doi.org/10.4028/www.scientific.net/amm.433-435.1849.
Повний текст джерелаIbrahimy, Muhammad Ibn. "FPGA Implementation of Multiplier for Floating-Point Numbers Based on IEEE 754-2008 Standard." Journal of Communications Technology, Electronics and Computer Science 1 (October 22, 2015): 1. http://dx.doi.org/10.22385/jctecs.v1i0.2.
Повний текст джерелаMohammad, Sohana Parveen1 Poonam Swami2 &. C.Deepika3. "AN FPGA IMPLEMENTATION OF PARALLEL 2-D MRI IMAGE FILTERING ALGORITHM USING QUARTUS-II." GLOBAL JOURNAL OF ENGINEERING SCIENCE AND RESEARCHES 5, no. 6 (2018): 258–65. https://doi.org/10.5281/zenodo.1309261.
Повний текст джерелаBaghdadi, Mohamed, Elmostafa Elwarraki, and Imane Ait Ayad. "FPGA-Based Hardware-in-the-Loop (HIL) Emulation of Power Electronics Circuit Using Device-Level Behavioral Modeling." Designs 7, no. 5 (2023): 115. http://dx.doi.org/10.3390/designs7050115.
Повний текст джерелаM.K.Safie. "Digital System Identification Controller for Adaptive Feedback Control in Closed-Loop FES." Journal of Information Systems Engineering and Management 10, no. 28s (2025): 86–99. https://doi.org/10.52783/jisem.v10i28s.4295.
Повний текст джерелаMarcus, Lloyde George, and Joseph Brandon. "Development of a control path VHDL code generator for hardware development." i-manager’s Journal on Software Engineering 16, no. 3 (2022): 16. http://dx.doi.org/10.26634/jse.16.3.18660.
Повний текст джерелаBaungarten-Leon, Emilio Isaac, Susana Ortega-Cisneros, Mohamed Abdelmoneum, Ruth Yadira Vidana Morales, and German Pinedo-Diaz. "The Genesis of AI by AI Integrated Circuit: Where AI Creates AI." Electronics 13, no. 9 (2024): 1704. http://dx.doi.org/10.3390/electronics13091704.
Повний текст джерелаKumar, Dasari Mahesh. "Single Bit Alu Using Reversible Logic Gates." INTERNATIONAL JOURNAL OF SCIENTIFIC RESEARCH IN ENGINEERING AND MANAGEMENT 09, no. 06 (2025): 1–9. https://doi.org/10.55041/ijsrem49514.
Повний текст джерелаWei Chun, Quek, Pang Wai Leong, Chan Kah Yoong, Lee It Ee, and Chung Gwo Chin. "HDL Modelling of Low-CostMemory Fault Detection Tester." Journal of Engineering Technology and Applied Physics 2, no. 2 (2020): 17–23. http://dx.doi.org/10.33093/jetap.2020.2.2.3.
Повний текст джерелаWang, Xin, and Jari Nurmi. "Comparison of a Ring On-Chip Network and a Code-Division Multiple-Access On-Chip Network." VLSI Design 2007 (April 5, 2007): 1–14. http://dx.doi.org/10.1155/2007/18372.
Повний текст джерелаMajeed, Bilal, Rajkumar Sarma, Ayman Youssef, Douglas Mota Dias, and Conor Ryan. "Automatic Generation of Synthesisable Hardware Description Language Code of Multi-Sequence Detector Using Grammatical Evolution." Algorithms 18, no. 6 (2025): 345. https://doi.org/10.3390/a18060345.
Повний текст джерела