Academic literature on the topic 'Cache codé'
Create a spot-on reference in APA, MLA, Chicago, Harvard, and other styles
Consult the lists of relevant articles, books, theses, conference reports, and other scholarly sources on the topic 'Cache codé.'
Next to every source in the list of references, there is an 'Add to bibliography' button. Press on it, and we will generate automatically the bibliographic reference to the chosen work in the citation style you need: APA, MLA, Harvard, Chicago, Vancouver, etc.
You can also download the full text of the academic publication as pdf and read online its abstract whenever available in the metadata.
Journal articles on the topic "Cache codé"
Ding, Wei, Yuanrui Zhang, Mahmut Kandemir, and Seung Woo Son. "Compiler-Directed File Layout Optimization for Hierarchical Storage Systems." Scientific Programming 21, no. 3-4 (2013): 65–78. http://dx.doi.org/10.1155/2013/167581.
Full textCalciu, Irina, M. Talha Imran, Ivan Puddu, et al. "Using Local Cache Coherence for Disaggregated Memory Systems." ACM SIGOPS Operating Systems Review 57, no. 1 (2023): 21–28. http://dx.doi.org/10.1145/3606557.3606561.
Full textCharrier, Dominic E., Benjamin Hazelwood, Ekaterina Tutlyaeva, et al. "Studies on the energy and deep memory behaviour of a cache-oblivious, task-based hyperbolic PDE solver." International Journal of High Performance Computing Applications 33, no. 5 (2019): 973–86. http://dx.doi.org/10.1177/1094342019842645.
Full textMittal, Shaily, and Nitin. "Memory Map: A Multiprocessor Cache Simulator." Journal of Electrical and Computer Engineering 2012 (2012): 1–12. http://dx.doi.org/10.1155/2012/365091.
Full textMoon, S. M. "Increasing cache bandwidth using multiport caches for exploiting ILP in non-numerical code." IEE Proceedings - Computers and Digital Techniques 144, no. 5 (1997): 295. http://dx.doi.org/10.1049/ip-cdt:19971283.
Full textMa, Ruhui, Haibing Guan, Erzhou Zhu, Yongqiang Gao, and Alei Liang. "Code cache management based on working set in dynamic binary translator." Computer Science and Information Systems 8, no. 3 (2011): 653–71. http://dx.doi.org/10.2298/csis100327022m.
Full textDas, Abhishek, and Nur A. Touba. "A Single Error Correcting Code with One-Step Group Partitioned Decoding Based on Shared Majority-Vote." Electronics 9, no. 5 (2020): 709. http://dx.doi.org/10.3390/electronics9050709.
Full textSimecek, Ivan, and Pavel Tvrdík. "A new code transformation technique for nested loops." Computer Science and Information Systems 11, no. 4 (2014): 1381–416. http://dx.doi.org/10.2298/csis131126075s.
Full textLuo, Ya Li. "Research of Adaptive Control Algorithm Based on the Cached Playing of Streaming Media." Applied Mechanics and Materials 539 (July 2014): 502–6. http://dx.doi.org/10.4028/www.scientific.net/amm.539.502.
Full textHeirman, Wim, Stijn Eyerman, Kristof Du Bois, and Ibrahim Hur. "Automatic Sublining for Efficient Sparse Memory Accesses." ACM Transactions on Architecture and Code Optimization 18, no. 3 (2021): 1–23. http://dx.doi.org/10.1145/3452141.
Full textDissertations / Theses on the topic "Cache codé"
Parrinello, Emanuele. "Fundamental Limits of Shared-Cache Networks." Electronic Thesis or Diss., Sorbonne université, 2021. http://www.theses.fr/2021SORUS491.
Full textMalik, Adeel. "Stochastic Coded Caching Networks : a Study of Cache-Load Imbalance and Random User Activity." Electronic Thesis or Diss., Sorbonne université, 2022. https://accesdistant.sorbonne-universite.fr/login?url=https://theses-intra.sorbonne-universite.fr/2022SORUS045.pdf.
Full textBrunero, Federico. "Unearthing the Impact of Structure in Data and in Topology for Caching and Computing Networks." Electronic Thesis or Diss., Sorbonne université, 2022. https://accesdistant.sorbonne-universite.fr/login?url=https://theses-intra.sorbonne-universite.fr/2022SORUS368.pdf.
Full textBeg, Azam Muhammad. "Improving instruction fetch rate with code pattern cache for superscalar architecture." Diss., Mississippi State : Mississippi State University, 2005. http://library.msstate.edu/etd/show.asp?etd=etd-06202005-103032.
Full textPalki, Anand B. "CACHE OPTIMIZATION AND PERFORMANCE EVALUATION OF A STRUCTURED CFD CODE - GHOST." UKnowledge, 2006. http://uknowledge.uky.edu/gradschool_theses/363.
Full textGupta, Saurabh. "PERFORMANCE EVALUATION AND OPTIMIZATION OF THE UNSTRUCTURED CFD CODE UNCLE." UKnowledge, 2006. http://uknowledge.uky.edu/gradschool_theses/360.
Full textZhao, Hui. "High performance cache-aided downlink systems : novel algorithms and analysis." Electronic Thesis or Diss., Sorbonne université, 2022. http://www.theses.fr/2022SORUS366.
Full textSeyr, Luciana. "Manejo do solo e ensacamento do cacho em pomar de bananeira 'Nanicão'." Universidade Estadual de Londrina. Centro de Ciências Agrárias. Programa de Pós-Graduação em Agronomia, 2011. http://www.bibliotecadigital.uel.br/document/?code=vtls000166653.
Full textKristipati, Pavan K. "Performance optimization of a structured CFD code GHOST on commodity cluster architectures /." Lexington, Ky. : [University of Kentucky Libraries], 2008. http://hdl.handle.net/10225/976.
Full textDias, Wanderson Roger Azevedo. "Arquitetura pdccm em hardware para compressão/descompressão de instruções em sistemas embarcados." Universidade Federal do Amazonas, 2009. http://tede.ufam.edu.br/handle/tede/2950.
Full textBooks on the topic "Cache codé"
Yu-fang, Chʻen, and United States. National Aeronautics and Space Administration., eds. The Effect of code expanding optimizations on instruction cache design. Center for Reliable and High-Performance Computing, Coordinated Science Laboratory, College of Engineering, University of Illinois at Urbana-Champaign, 1991.
Find full textHelen Foresman Spencer Museum of Art, ed. Secrets of the sacred: Empowering Buddhist images in clear, in code, and in cache. Spencer Museum of Art in association with the University of Washington Press, 2011.
Find full textLe code caché de Botticelli: Minerve et le Centaure, Les deux testaments. Pépin, 2011.
Find full textThe Macintosh system fitness plan: Easy exercises to improve performance and reclaim disk space. Addison-Wesley Pub. Co., 1995.
Find full textTakenaka, Norio. TB3186 - How to Achieve Deterministic Code Performance Using a Cortex M Cache Controller (KC). Microchip Technology Incorporated, 2018.
Find full textJames, Hillman. Le Code caché de votre destin : Prendre en main son existence. J'ai lu, 2002.
Find full textAiyappa, Rekha. How to Achieve Deterministic Code Performance Using a Cortex(tm)-M Cache Controller Tech Brief. Microchip Technology Incorporated, 2018.
Find full textHillman, James. Le code caché de votre destin : Prendre en main son existence en élevant sa conscience de soi. Robert Laffont, 1999.
Find full textBook chapters on the topic "Cache codé"
Sklar, David. "Accelerating with Code Caches." In Essential PHP Tools: Modules, Extensions, and Accelerators. Apress, 2004. http://dx.doi.org/10.1007/978-1-4302-0714-6_13.
Full textSimner, Ben, Shaked Flur, Christopher Pulte, et al. "ARMv8-A System Semantics: Instruction Fetch in Relaxed Architectures." In Programming Languages and Systems. Springer International Publishing, 2020. http://dx.doi.org/10.1007/978-3-030-44914-8_23.
Full textLin, Chun-Chieh, and Chuen-Liang Chen. "Cache Sensitive Code Arrangement for Virtual Machine." In Transactions on High-Performance Embedded Architectures and Compilers III. Springer Berlin Heidelberg, 2011. http://dx.doi.org/10.1007/978-3-642-19448-1_2.
Full textGenkin, Daniel, Lev Pachmanov, Eran Tromer, and Yuval Yarom. "Drive-By Key-Extraction Cache Attacks from Portable Code." In Applied Cryptography and Network Security. Springer International Publishing, 2018. http://dx.doi.org/10.1007/978-3-319-93387-0_5.
Full textArslan, Sanem, Haluk Rahmi Topcuoglu, Mahmut Taylan Kandemir, and Oguz Tosun. "Protecting Code Regions on Asymmetrically Reliable Caches." In Architecture of Computing Systems – ARCS 2016. Springer International Publishing, 2016. http://dx.doi.org/10.1007/978-3-319-30695-7_28.
Full textGuha, Apala, Kim Hazelwood, and Mary Lou Soffa. "Reducing Exit Stub Memory Consumption in Code Caches." In High Performance Embedded Architectures and Compilers. Springer Berlin Heidelberg, 2007. http://dx.doi.org/10.1007/978-3-540-69338-3_7.
Full textPalkowski, Marek, and Wlodzimierz Bielecki. "Parallel Tiled Cache and Energy Efficient Code for Zuker’s RNA Folding." In Parallel Processing and Applied Mathematics. Springer International Publishing, 2020. http://dx.doi.org/10.1007/978-3-030-43222-5_3.
Full textPalkowski, Marek, Wlodzimierz Bielecki, and Mateusz Gruzewski. "Automatic Generation of Parallel Cache-Efficient Code Implementing Zuker’s RNA Folding." In Artificial Intelligence and Soft Computing. Springer International Publishing, 2020. http://dx.doi.org/10.1007/978-3-030-61401-0_60.
Full textNikolopoulos, Dimitrios S. "Code and Data Transformations for Improving Shared Cache Performance on SMT Processors." In Lecture Notes in Computer Science. Springer Berlin Heidelberg, 2003. http://dx.doi.org/10.1007/978-3-540-39707-6_5.
Full textNovac, O., St Vari-Kakas, F. I. Hathazi, M. Curila, and S. Curila. "Aspects Regarding the Implementation of Hsiao Code to the Cache Level of a Memory Hierarchy with Fpga Xilinx Circuits." In Advanced Techniques in Computing Sciences and Software Engineering. Springer Netherlands, 2009. http://dx.doi.org/10.1007/978-90-481-3660-5_92.
Full textConference papers on the topic "Cache codé"
Baiocchi, José A., and Bruce R. Childers. "Heterogeneous code cache." In the 46th Annual Design Automation Conference. ACM Press, 2009. http://dx.doi.org/10.1145/1629911.1630103.
Full textMusoll, Enric, and Mario Nemirovsky. "A study on the performance of two-level exclusive caching." In International Symposium on Computer Architecture and High Performance Computing. Sociedade Brasileira de Computação, 1999. http://dx.doi.org/10.5753/sbac-pad.1999.19771.
Full textAftab, Fakhra, and Muhammad Ali Ismail. "Web Ontology based multi-level CACHE Simulator." In 2017 International Conference on Communication, Computing and Digital Systems (C-CODE). IEEE, 2017. http://dx.doi.org/10.1109/c-code.2017.7918928.
Full textKim, Junghoon, Inhyuk Kim, and Young Ik Eom. "Code-based cache partitioning for improving hardware cache performance." In the 6th International Conference. ACM Press, 2012. http://dx.doi.org/10.1145/2184751.2184803.
Full textBin Bao and Chen Ding. "Defensive loop tiling for shared cache." In 2013 IEEE/ACM International Symposium on Code Generation and Optimization (CGO). IEEE, 2013. http://dx.doi.org/10.1109/cgo.2013.6495008.
Full textRoy, Probir, Shuaiwen Leon Song, Sriram Krishnamoorthy, and Xu Liu. "Lightweight detection of cache conflicts." In CGO '18: 16th Annual IEEE/ACM International Symposium on Code Generation and Optimization. ACM, 2018. http://dx.doi.org/10.1145/3168819.
Full textXu, Chengfa, Chengcheng Li, and Bin Tang. "DSP code optimization based on cache." In 2012 International Conference on Graphic and Image Processing, edited by Zeng Zhu. SPIE, 2013. http://dx.doi.org/10.1117/12.2010893.
Full textTesone, Pablo, Guillermo Polito, and Stéphane Ducasse. "Profiling code cache behaviour via events." In MPLR '21: 18th ACM SIGPLAN International Conference on Managed Programming Languages and Runtimes. ACM, 2021. http://dx.doi.org/10.1145/3475738.3480720.
Full textFalk, Heiko, and Helena Kotthaus. "WCET-driven cache-aware code positioning." In the 14th international conference. ACM Press, 2011. http://dx.doi.org/10.1145/2038698.2038722.
Full textMoreira, Francis Birck, Eduardo Henrique Molina da Cruz, Marco Antonio Zanata Alves, and Philippe Olivier Alexandre Navaux. "Scratchpad Memories for Parallel Applications in Multi-core Architectures." In Simpósio em Sistemas Computacionais de Alto Desempenho. Sociedade Brasileira de Computação, 2011. http://dx.doi.org/10.5753/wscad.2011.17263.
Full text