Dissertations / Theses on the topic 'Flying-capacitor'
Create a spot-on reference in APA, MLA, Chicago, Harvard, and other styles
Consult the top 34 dissertations / theses for your research on the topic 'Flying-capacitor.'
Next to every source in the list of references, there is an 'Add to bibliography' button. Press on it, and we will generate automatically the bibliographic reference to the chosen work in the citation style you need: APA, MLA, Harvard, Chicago, Vancouver, etc.
You can also download the full text of the academic publication as pdf and read online its abstract whenever available in the metadata.
Browse dissertations / theses on a wide variety of disciplines and organise your bibliography correctly.
Watkins, Stephen James. "Optimal control of multilevel flying-capacitor converters." Thesis, University of Leeds, 2005. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.424230.
Full textHansmann, Chirstine Henriette. "Active capacitor voltage stabilisation in a medium-voltage flying-capacitor multilevel active filter." Thesis, Stellenbosch : University of Stellenbosch, 2005. http://hdl.handle.net/10019.1/1762.
Full textA switching state substitution must be developed that will make use of both single-phase redundancies and three-phase redundancies in the flying-capacitor topology. Losses should be taken into consideration and the algorithm must be designed for implementation on the existing PEC33 system, with on-board DSP (TMS320VC33) and FPGA (EP1K50QC208). The specific power-electronics application is a medium-voltage active filter. Existing capacitor voltage stabilisation schemes are investigated and a capacitor-voltage based algorithm is developed that is investigated in parallel with the Donzel and Bornard algorithm. Detailed simulation models are built for the evaluation of both existing and the proposed algorithm. Three-phase control is also evaluated. Timing analysis of the proposed algorithm shows that a DSP-only implementation of the proposed capacitor-based solution is not feasible. Detail design of the digital controller hereof is implemented in VHDL. Finally, a four-cell controller is fitted into the FPGA. A scalable hardware sorting architecture is utilised.
Yadhati, Vennela. "A comparative study of capacitor voltage balancing techniques for flying capacitor multi-level power electronic converters." Diss., Rolla, Mo. : Missouri University of Science and Technology, 2010. http://scholarsmine.mst.edu/thesis/pdf/Yadhati_09007dcc807d2cc9.pdf.
Full textVita. The entire thesis text is included in file. Title from title screen of thesis/dissertation PDF file (viewed July 26, 2010) Includes bibliographical references (p. 96-102).
Oghorada, Oghenewvogaga. "Modular multilevel cascaded flying capacitor STATCOM for balanced and unbalanced load compensation." Thesis, University of Leeds, 2017. http://etheses.whiterose.ac.uk/18372/.
Full textNwobu, Chigozie John. "Control of a modular multilevel flying capacitor based STATCOM for distribution systems." Thesis, University of Leeds, 2016. http://etheses.whiterose.ac.uk/15429/.
Full textWaite, Michael James. "Active power filter for unbalanced distribution networks using a flying-capacitor multi-level inverter." Thesis, University of Leeds, 2011. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.549738.
Full textEfika, Ikenna Bruce. "A multi-level multi-modular flying capacitor voltage source converter for high power applications." Thesis, University of Leeds, 2015. http://etheses.whiterose.ac.uk/12154/.
Full textDu, Toit Daniel Josias. "Predictive control of a series-input, parallel-output, back-to-back, flying-capacitor multilevel converter." Thesis, Stellenbosch : Stellenbosch University, 2011. http://hdl.handle.net/10019.1/18087.
Full textENGLISH ABSTRACT: This thesis investigates the viability of constructing a solid-state transformer (SST) with a series-input, parallel-output connection of full-bridge, three-level ying-capacitor converters. It focusses on the active recti er front-end of the SST which is used to control the input current to be sinusoidal and in-phase with the sinusoidal input voltage. A stack of two converters are built and tested. The input current, as well as the ying capacitor voltages of the two active recti ers in the stack, are actively controlled by a nite-state model-based predictive (FS-MPC) controller. The use of multiple ying-capacitor converters poses a problem when using FS-MPC because of the large number of possible switching states to include in the prediction equations. Three FS-MPC control algorithms are proposed to attempt to overcome the problem associated with the large number of switching states. They are implemented on an FPGA digital controller. The algorithms are compared on the bases of voltage and current errors, as well as their responses to disturbances that are introduced into the system. The simulation and experimental results that are presented shows that by interleaving the control actions for the two converters, one can obtain fast and robust responses of the controlled variables. The viability of extending the interleaving control algorithm beyond two converters is also motivated.
AFRIKAANSE OPSOMMING: Hierdie tesis ondersoek die moontlikheid van volbrug, drievlak vlieënde-kapasitoromsetters wat gebruik word om 'n serie-intree, parallel-uittree drywingselektroniese transformator (DET) te bou. Dit fokus op die aktiewe gelykrigter van die DET wat gebruik word om die intreestroom te beheer om sinusvormig en in fase met die sinusvormige intreespanning te wees. 'n Stapel van twee omsetters word gebou en getoets. Die intreestroom, sowel as die vlieënde kapasitorspannings van die twee aktiewe gelykrigters in die stapel, word aktief beheer met behulp van 'n eindige-toestand, model-gebaseerde voorspellende beheerder (ET-MVB). Die gebruik van veelvuldige vlieënde-kapasitoromsetters bemoeilik die implementering van 'n ET-MVB-beheerder as gevolg van die groot aantal skakeltoestande wat in die voorspellende vergelykings in ag geneem moet word. Drie ET-MVB-algoritmes word voorgestel om te poog om die probleme, wat met die groot aantal skakeltoestande geassosieer word, te oorkom. Die algoritmes word in 'n FPGA digitale verwerker geïmplementeer. Die algoritmes word vergelyk op grond van hul stroom- en spanningsfoute, asook hul reaksie op steurings wat op die stelsel ingevoer word. Die simulasie en praktiese resultate toon dat, deur die beheeraksies vir die twee omsetters te laat oorvleuel, die gedrag van die beheerde veranderlikes vinniger en meer robuust is. Die moontlikheid om die oorvleuelende beheeraksies uit te brei tot meer as twee omsetters word ook gemotiveer.
Song, Byeong-Mun. "Voltage Balancing Techniques for Flying Capacitors Used in Soft-Switching Multilevel Active Power Filters." Diss., Virginia Tech, 2001. http://hdl.handle.net/10919/30026.
Full textPh. D.
Joca, Davi Rabelo. "TÃcnica de ModulaÃÃo para ReduÃÃo de DHT em Inversor MultinÃvel com Capacitor Flutuante de TrÃs NÃveis." Universidade Federal do CearÃ, 2014. http://www.teses.ufc.br/tde_busca/arquivo.php?codArquivo=11222.
Full textDiante da necessidade em aperfeiÃoar as tecnologias existentes para a conversÃo de energia elÃtrica em sistemas de alta potÃncia, este trabalho tem por finalidade projetar, analisar e implementar experimentalmente uma tÃcnica de modulaÃÃo com o intuito de reduzir o conteÃdo harmÃnico da tensÃo de saÃda em um inversor multinÃvel com capacitor flutuante de trÃs nÃveis. Algumas das diversas tÃcnicas de modulaÃÃo (PSPWM, LSPWM, HE-PWM e CSV-PWM) foram analisadas e implementadas no controlador digital FPGA a fim de comparar suas caracterÃsticas de desempenho com a tÃcnica de modulaÃÃo proposta. AlÃm disso, foi realizado o estudo de perdas da topologia de inversor multinÃvel com capacitor flutuante de trÃs nÃveis e a anÃlise teÃrica da distorÃÃo harmÃnica total da modulaÃÃo proposta. Finalmente, o desenvolvimento digital das tÃcnicas mostrou resultados coerentes, com formas de onda obtidas experimentalmente com alta qualidade de resoluÃÃo. A comparaÃÃo entre as estratÃgias de modulaÃÃo em termos de DHT resultou positivamente à modulaÃÃo proposta, cujos resultados experimentais de DHT nas tensÃes de linha na saÃda apresentaram o melhor desempenho para toda a faixa de Ãndices de modulaÃÃo comparadas Ãs tÃcnicas PSPWM, LSPWM-POD e CSV-PWM e uma reduÃÃo de atà 4,5% em relaÃÃo à HE-PWM. Isto comprova o estudo teÃrico realizado e sua aplicaÃÃo no inversor multinÃvel com capacitor flutuante de trÃs nÃveis.
Given the need to improve the existing technologies for electrical energy conversion into high power systems, this works purpose to design, analyze and implement a modulation technique that aims to reduce the output voltage harmonic content on the three-level flying capacitor multilevel inverter. Some of the various conventional modulation techniques (PSPWM, LSPWM, HE-PWM e CSV-PWM) have been analyzed and implemented in FPGA controller in order to compare their performance features with the proposed modulation technique. Furthermore, the losses study of the three-level flying capacitor multilevel inverter topology and the total harmonic distortion theoretical analysis of the proposed modulation technique have been made. Finally, the digital implementation of the techniques showed consistent results with experimentally obtained waveforms with high quality resolution. The comparison between the modulation strategies in the THD rates resulted positively for the proposed modulation, which THD experimental results in the line output voltage showed the best performance for all range of modulation indexes compared to techniques PSPWM, LSPWM-POD and CSV-PWM and the reduction of up to 4.5% better than HE-PWM. This proved the theoretical study done and its application in three-level flying capacitor multilevel inverter.
Alburqueque, Valdivia Marlon Jesus. "Conversor ressonante para geração de ozônio aplicado à água de processos de higienização industrial, com controle digital /." Ilha Solteira, 2019. http://hdl.handle.net/11449/181188.
Full textResumo: No presente trabalho de dissertação, é analisado e desenvolvido um conversor ressonante com o objetivo de produzir ozônio, aplicado à água de processos de higienização industrial. Na atualidade, no ano de 2018, dois dos fatores de grande importância no desenvolvimento de conversores para geração de ozônio são: a eficiência energética, isto é, quanta energia é aproveitada em relação à energia total fornecida ao conversor, e a outra é a produção de ozônio fazendo uso dessa energia aproveitada. Os dois fatores não necessariamente estão relacionados, por exemplo, para dois conversores distintos com a mesma energia disponível, pode acontecer que em um deles possa ser produzido maiores concentrações de ozônio com um menor aproveitamento de energia. Portanto, este trabalho enfatiza a melhoria da eficiência energética na produção de ozônio, empregando comutação suave nas estruturas envolvidas do conversor ressonante proposto, o que resulta em uma eficiência energética de 91,57%. A estrutura do conversor proposto apresenta dois estágios em cascata, o primeiro deles, um conversor que é responsável por gerar um barramento CC estável de 400,5 V e que atende aos requisitos de fator de potência e distorção harmônica total com valores de 0,994 e 5,79%(para a corrente de entrada), respectivamente, e o segundo, um inversor ressonante capaz de fornecer uma tensão de 4,4 kV com uma frequência de 10 kHz que atua como fonte de alimentação de um reator conformado por câmaras de descarga usadas em ... (Resumo completo, clicar acesso eletrônico abaixo)
Abstract: In the present dissertation, it is studied and developed a resonant converter in order to produce ozone, applied in water treatment for cleaning processes. Currently, in the year 2018, two of the factors of great importance in the development of converters for ozone generation are: energy efficiency, that is, how much energy is used in relation to the total energy supplied to the converter, and the other is the production of ozone making use of this energy harnessed. The two factors are not necessarily related, for example, for two different converters with the same energy available, it can happen that in one of them can be produced higher concentrations of ozone with a lower use of energy. Therefore, this work emphasizes the improvement of energy efficiency in the production of ozone using soft switching in the involved structures of the proposed resonant converter, which results in an energy efficiency of 91.57%. The structure of the proposed converter has two stages in cascade, the first one, a converter that is responsible for generating a stable DC bus of 400.5 V and that meets the requirements of power factor and total harmonic distortion with values of 0.994 and 5.79% (for the input current), respectively, and the second, a resonant inverter capable of providing a voltage of 4.4 kV with a frequency of 10 kHz which acts as a power supply for a reactor formed by discharge chambers used in ozone generation applications by electric discharge. Naturally, relevant ozone info... (Complete abstract click electronic access below)
Mestre
Van, der Merwe Johannes Wilhelm (Wim). "Natural balancing mechanisms in converters." Thesis, Stellenbosch : University of Stellenbosch, 2011. http://hdl.handle.net/10019.1/6791.
Full textAFRIKAANSE OPSOMMING: Hierdie proefskrif handel oor die natuurlike balanserings meganismes van veelvlakkige en modulêre omsetters wat fase-skuif dragolf puls wydte modulasie gebruik. Die meganismes kan in twee hoof groepe verdeel word: ‘n swak balanserings meganisme wat afhanklik is van die oorvleuling van die skakelfunksies en ‘n sterk meganisme wat voorkom ongeag of die skakelfunksies oorvleul al dan nie. Die sterk meganisme verdeel verder in twee subgroepe, ‘n direkte oordrag van onbalans energie en ‘n meganisme wat afhang van die verliese in die stelsel. Elkeen van die meganismes word aan die hand van ‘n omsetter topologie waarin die spesifieke meganisme oorheers beskryf en ontleed. In die ondersoek word klem geplaas op die daarstelling van uitdrukkings om die tydskonstantes van herbalansering na ’n afwyking vir elk van die omsetter toplologieë te beskryf.
ENGLISH ABSTRACT: This thesis investigates the natural balancing mechanisms in multilevel and modular converters using phase shifted carrier pulse width modulation. Two groups of mechanisms are identified; a weak balancing mechanism that is only present when the switching functions are interleaved and a strong mechanism that occurs irrespective of the interleaving of the switching functions. It is further shown that the strong balancing mechanism can be divided into a balancing mechanism that depends on the direct exchange of unbalance energy and a loss based balancing mechanism. Each of the mechanisms is discussed and analysed using a converter where the specific mechanism dominates as example. Emphasis is placed on the calculation of the rebalancing time constant following a perturbation. Closed form expressions for the rebalancing time constants for each of the analysed converters are presented.
Krug, Dietmar. "Vergleichende Untersuchungen von Mehrpunkt-Schaltungstopologien mit zentralem Gleichspannungszwischenkreis für Mittelspannungsanwendungen." Doctoral thesis, Saechsische Landesbibliothek- Staats- und Universitaetsbibliothek Dresden, 2017. http://nbn-resolving.de/urn:nbn:de:bsz:14-qucosa-216245.
Full textThe thesis deals with a detailed comparison of voltage source converter topologies with a central dc-link energy storage device for medium voltage applications. The Three-Level Neutral Point Clamped Voltage Source Converter (3L-NPC VSC) is compared with multilevel Flying Capacitor (FLC) and Stacked Multicell (SMC) Voltage Source Converters (VSC) for output voltages of 2.3 kV, 4.16 kV and 6.6 kV by using state-of-the-art 6.5 kV, 3.3 kV, 4.5 kV and 1.7kV IGBTs. The fundamental functionality of the investigated converter topologies as well as the design of the power semiconductors and of the energy storage devices (Flying Capacitors and Dc-Link capacitors) is described. The installed switch power, converter losses, the semiconductor loss distribution, modulation strategies and the harmonic spectra are compared in detail
Goualard, Olivier. "Utilisation de semi-conducteurs GaN basse tension pour l'intégration des convertisseurs d'énergie électrique dans le domaine aéronautique." Phd thesis, Toulouse, INPT, 2016. http://oatao.univ-toulouse.fr/20325/1/GOUALARD_Olivier.pdf.
Full textTan, Jiak-San. "Flexibility in MLVR-VSC back-to-back link." Thesis, University of Canterbury. Electrical and Computer Engineering, 2006. http://hdl.handle.net/10092/1119.
Full textZare, Firuz. "Multilevel converter structure and control." Thesis, Queensland University of Technology, 2001. https://eprints.qut.edu.au/36142/7/36142_Digitsed%20Thesis.pdf.
Full textChen, Seng-Yi, and 陳盛益. "Current Sensorless Control and Flying-Capacitor Voltage Balancing Control for Bidirectional Asymmetrical Multilevel Flying-Capacitor AC/DC Converter." Thesis, 2017. http://ndltd.ncl.edu.tw/handle/4xzq3r.
Full text國立交通大學
電控工程研究所
106
An asymmetrical (2N+1) level flying-capacitor converter is presented in this thesis to construct a bidirectional AC/DC converter. Compared with conventional double loop control structure, the proposed control structure only requires input voltages and output voltage to achieve power factor correction amd regulate the output voltage. If there is a generated system connected to the dc bus,and the generated power is greater than the dc load, the proposed control structure must return superfluous power to the grid.Otherwise,the flying-capacitor voltage balancing loop is including in the control structure,which can improve the speed of flying-capacitor voltage balancing. At the end,all the algorithms are implemented in a FPGA(Field Programmable Gate Array). The simulation and experimental results will show the well performances of the proposed current sensorless control structure. The simulation and experimental results could also show the well performancesof the ying-capacitor voltage balancing loop,which can improve flying-capacitor natural balancing performance.
Gulpinar, Feyzullah. "A non-conventional multilevel flying-capacitor converter topology." Thesis, 2014. http://hdl.handle.net/1805/6299.
Full textThis research proposes state-of-the-art multilevel converter topologies and their modulation strategies, the implementation of a conventional flying-capacitor converter topology up to four-level, and a new four-level flying-capacitor H-Bridge converter confi guration. The three phase version of this proposed four-level flying-capacitor H-Bridge converter is given as well in this study. The highlighted advantages of the proposed converter are as following: (1) the same blocking voltage for all switches employed in the con figuration, (2) no capacitor midpoint connection is needed, (3) reduced number of passive elements as compared to the conventional solution, (4) reduced total dc source value by comparison with the conventional topology. The proposed four-level capacitor-clamped H-Bridge converter can be utilized as a multilevel inverter application in an electri fied railway system, or in hybrid electric vehicles. In addition to the implementation of the proposed topology in this research, its experimental setup has been designed to validate the simulation results of the given converter topologies.
Guan-ShengFang and 方冠升. "A Novel Three-port Inverter with Flying Capacitor." Thesis, 2014. http://ndltd.ncl.edu.tw/handle/39719808786232367760.
Full text國立成功大學
電機工程學系
102
The micro-inverters using decoupling circuit are popular for stand-alone renewable system applications recently because the three-port interface makes the system more flexible. In Addition the multi-level inverters are particularly prominent for high power applications because of the low total harmonic distortion performance without increasing the switching frequency. By combining the three-port concept and the multilevel inverter technique, a novel three-port inverter is proposed in this thesis. The proposed topology can achieve three-port single-stage interface, charging regulator and high-power application simultaneously. Besides, the topology has the advantages of the low switch voltage stress and less component. Finally a prototype of the inverter with an input port for 400 Vdc voltage source, a bidirectional port for 100 V battery, and an AC output port for 120 Vac_rms is implemented to verify the theoretical analysis. The experimental results show that the voltage total harmonic distortion before filter in SISO mode is lower than 7%. The voltage total harmonic distortion before filter total harmonic distortion in DISO and SIDO modes are lower than 11.7%. The efficiency in SISO is up to 98.1%, and the system efficiency is up to 98.1% and 98.7% in DISO and SIDO modes.
Lien, Wei-Hsiang, and 連威翔. "Interleaved Control for Multilevel Flying Capacitor Boost-Type DC/DC Converter." Thesis, 2015. http://ndltd.ncl.edu.tw/handle/84618735150900379634.
Full text國立交通大學
電控工程研究所
103
In this thesis, we construct a mathematical model and derive the transfer function for the multilevel flying capacitor converter circuit. To derive the (2+1)-level and (3+1)-level flying capacitor converter circuit as an example, we find that no matter what the order of the circuit, the transfer functions can be simplified as second order system through parameter design. Finally, according to the design specifications of the controller, we can implement the control of multilevel flying capacitor converter circuit. All the algorithms and controllers are implemented in Field Programmable Gate Array (FPGA). Experimental results show that this control architecture with the controller is able to maintain stability in the steady-state and transient load waveforms.
Huang, Chun-Hao, and 黃俊豪. "Implementation of Harmonic Suppression and Reactive Power Compensation Using Flying Capacitor Converter." Thesis, 2004. http://ndltd.ncl.edu.tw/handle/34763722541490871637.
Full text國立雲林科技大學
電機工程系碩士班
92
The switching mode power supplies are widely used in the modern industry products. However, harmonic would cause system unstable, and even damage the equipment. In this thesis, a single-phase and a three-phase converter are proposed to achieve good protection from harmonic interference. The multilevel topology based on flying capacitor us used in the adopted converter to obtain harmonic elimination and reactive power compensation. The flying capacitor converter mentioned in the thesis has the advantages of a low voltage stress and light passive components. Both simulation and experiments have been done to verify the effectiveness of adopted control scheme.
Liu, An, and 劉安. "Design of Charge-Pump Boost Converter and Flying-Capacitor Buck-Boost Converter." Thesis, 2014. http://ndltd.ncl.edu.tw/handle/tyyrj5.
Full text國立臺北科技大學
電腦與通訊研究所
102
In this first part of this thesis, a new continuous conduction mode (CCM) low-ripple high-efficiency charge-pump boost converter is presented. Its components include a double voltage charge pump and a low pass LC filter. The voltage boost ratio of the positive low-ripple output voltage of the proposed converter is (1+D) where D is the duty cycle of the control switching signal waveform. Since the energy storage inductor is connected to the power source and the load at all times, the proposed converter always operates in CCM, the transient responses are fast, and the current stress on the output capacitor is reduced and the output voltage ripple is small. In this paper, the operation principles of the CCM low-ripple high-efficiency charge-pump boost converter are described in detail. Its circuitry is designed and implemented with a TSMC 0.35µm CMOS processes whose operation frequency is 1MHz. The circuitry is simple and the power conversion efficiency is up to 90.95%, and the transient response is only 7µs. In this second part of this thesis, a fast transient response flying-capacitor buck-boost converter is proposed to improve the efficiency of conventional switched-capacitor converters. The voltage boost ratio of the proposed converter is 2D, where D is the duty cycle of the switching signal waveform. The behavior of the proposed converter is similar to a conventional synchronous-rectified buck converter, thus the stability of the system is very high. It has positive output voltage, which is different from the negative output voltage of a conventional buck–boost converter. Furthermore, the proposed structure utilizes pseudo-current dynamic acceleration techniques to achieve fast transient response when load changes between heavy load and light load. The switching frequency of the proposed converter is 1 MHz for 3.3V input and 1.0V-4.5V output range application. Experiment results show that the proposed scheme improves the transient response to within 2μs and the total power conversion efficiency can be as high as 89.66%. The proposed converter has been realized by a 2P4M CMOS chip by 0.35μm fabrication process with total chip size of about 1.5 mm × 1.5 mm, PADs included.
Pappu, Roshan Kumar. "Studies on Single DC Link Fed Multilevel Inverter Topologies by Cascading Flying Capacitor and Floating Capacitor Fed H-Bridges." Thesis, 2014. http://etd.iisc.ac.in/handle/2005/3189.
Full textPappu, Roshan Kumar. "Studies on Single DC Link Fed Multilevel Inverter Topologies by Cascading Flying Capacitor and Floating Capacitor Fed H-Bridges." Thesis, 2014. http://hdl.handle.net/2005/3189.
Full textChang, Yuan-Bo, and 張元柏. "Design and Implementation of Flying-Capacitor Buck-Boost Converter with Wide Output Range utilizing PWM Technique." Thesis, 2012. http://ndltd.ncl.edu.tw/handle/8akd94.
Full text國立臺北科技大學
電腦與通訊研究所
100
The first part of this thesis is a flying-capacitor buck-boost converter with wide output range has been proposed to improve efficiency of conventional switched-capacitor converter. The proposed converter has the properties of fast response and the non-pulsating output current, which can reduce both of output voltage ripple and current stress requirement of the output capacitor. The proposed structure utilized pulse-width-modulation technique. The proposed converter can supply an output voltage with wide range which is from 1.0V to 4.5V in high accuracy when supply voltage is 3.3V. The max switching frequency of the proposed converter is 1 MHz. Experimental results proved that the proposed scheme improves the power efficiency up to 90%. The proposed buck-boost converter has been fabricated with TSMC 0.35-μm CMOS 2P4M process, the total chip area is 2.308 × 2.24 mm2 (with PADs). The second part of this thesis introduces the design of fast transient response flying-capacitor buck-boost converter with wide output range utilizing pseudo-current mode techniques. The proposed structure utilized pseudo-current mode technique to achieve fast transient response when load current changes between heavy load and light load. The switching frequency of the proposed buck-boost converter is 1 MHz for supply voltage is 3.3V and output range is from 1.0V to 4.5V. Experimental results prove that the proposed scheme improves the transient response is within 2 μs and the power efficiency up to 89.66%. The proposed buck-boost converter has been fabricated with TSMC 0.35-μm CMOS 2P4M process, the total chip area is about 1.5 × 1.5 mm2 (with PADs).
Viju, Nair R. "Investigations on Stacked Multilevel Inverter Topologies Using Flying Capacitor and H-Bridge Cells for Induction Motor Drives." Thesis, 2018. http://etd.iisc.ac.in/handle/2005/4026.
Full textViju, Nair R. "Investigations on Stacked Multilevel Inverter Topologies Using Flying Capacitor and H-Bridge Cells for Induction Motor Drives." Thesis, 2018. http://etd.iisc.ernet.in/2005/4005.
Full textZhang, Xiao-Qing, and 張曉青. "Three-Level DC-DC Buck Converter with Flying Capacitor Adaptive Balancing Technique for Low Power Internet of Things Applications." Thesis, 2017. http://ndltd.ncl.edu.tw/handle/s8emet.
Full text國立交通大學
電機工程學系
106
With the popularity of ultra-high-speed Internet, the concept of Internet of things (IoT) has become a trend of development for future technology. Therefore, more and more Internet of Things portable devices and sensing applications are indispensable to human beings’ life. For the purpose of the energy saving of these products and prolonging the usage time of the internal batteries, DC-DC step-down converters are adopted to achieve the energy transfer between the energy supply and the low power integrated circuit for IoT applications. The conventional two-level DC-DC buck converters must introduce high voltage Power MOSFETs considering needs of the advanced process, which increases the cost. On the contrast, the three-level DC-DC buck converters have the advantages of lower output ripple, lower inductor current ripple and halving the gate driving voltages, which produces smaller output voltage ripple, lowers the current boundary from CCM to DCM with less restriction to the cost and process. However, the flying capacitor unbalancing problems and gate driving issues happen due to the process variation or parasitic effect. In this thesis, an analysis of pointed out flying capacitor unbalancing issue is discussed and a three-level buck converter with effective flying capacitor adaptive balancing (FCAB) technique is proposed. Moreover, an improvement is made to guarantee the normal operation of switches with the switching guarantee circuit. In a word, with the FCAB technique, the proposed three-level buck is more robust without degeneration to two-level one in a wide load range from 30mA to 200mA.
Chu, Li-Cheng, and 朱立程. "A Three-Level Single-Inductor Triple-Output Converter with an Adjustable Flying-Capacitor Technique for Low Output Ripple and Fast Transient Response." Thesis, 2018. http://ndltd.ncl.edu.tw/handle/7zpm8m.
Full text國立交通大學
電控工程研究所
107
Advanced CMOS devices below 28nm allow supply voltages lower than 1V. For applications with higher input voltage (VIN) in such devices, stacked MOSFET structures with a three-level (3L) technology are commonly employed. The stacked structure can also reduce the output voltage ripple substantially. The three-level topology applies three different voltages, VIN, 1/2VIN, and VSS, to the node VX. The operation mode is determined by the duty cycle (D), i.e., the node VX swings between 1/2VIN and VSS when D < 0.5, and between 1/2VIN and VIN, otherwise (D>0.5). Compare to the conventional two-level converter, the voltage swinging range of node VX is halved, leading to the reduction of the output voltage ripple. The thesis proposed a three-level single-inductor triple-output (SITO) converter and also compares the transient response with the SITO converter without the three-level technique. In state-of-the-art, the key issue of the three-level topology is how to calibrate the cross voltage of flying capacitor CFLY at the point of 1/2Vin. In general, the restrained output voltage ripple and the flatter inductor current (IL) slope seriously result in worse transient response and severe cross regulation (CR) problems, respectively. The analysis in the thesis shows that the three-level SITO converter achieves a smaller output voltage ripple in steady state, but it causes the problems of slower transient response time, longer recovery time, larger overshoot/undershoot, and severe CR. Thus, it is desired to develop a technique that can adjust the cross voltage of CFLY such that the three-level topology achieves higher efficiency, lower output voltage ripple, and fast transient response simultaneously.
Mathew, Jaison. "Investigation On Dodecagonal Multilevel Voltage Space Vector Structures By Cascading Flying Capacitor And Floating H-Bridge Cells For Medium Voltage IM Drives." Thesis, 2013. https://etd.iisc.ac.in/handle/2005/2600.
Full textMathew, Jaison. "Investigation On Dodecagonal Multilevel Voltage Space Vector Structures By Cascading Flying Capacitor And Floating H-Bridge Cells For Medium Voltage IM Drives." Thesis, 2013. http://hdl.handle.net/2005/2600.
Full textYadav, Apurv Kumar. "Investigations on Multilevel Voltage Space Vectors Generated by Stacked and Cascaded Basic Inverter Cells with Capacitor Voltage Control for Induction Motor Drives." Thesis, 2018. https://etd.iisc.ac.in/handle/2005/5451.
Full textMacedo, Rui Jorge Matos. "Desenvolvimento de um inversor multinível monofásico para aplicações de qualidade de energia elétrica." Master's thesis, 2015. http://hdl.handle.net/1822/51285.
Full textA exigência na qualidade da forma de onda sintetizada pelos inversores de eletrónica de potência é cada vez maior, estando esta qualidade associada a um melhor funcionamento e a um maior tempo de vida por parte das cargas e sistemas associados aos inversores. A melhoria na qualidade das formas de onda geradas pelos inversores tem sido conseguida maioritariamente através do aumento da frequência de comutação dos semicondutores. Esta estratégia provoca perdas de comutação mais elevadas, maior stress aplicado ao semicondutor e um aumento das interferências eletromagnéticas. Outro método que começa a ser utilizado para melhorar a qualidade das formas de onda dos inversores é o aumento do número de níveis na forma de onda gerada à saída. Este método utiliza inversores com topologias multinível, podendo aumentar a qualidade das formas de onda produzidas sem as desvantagens da utilização de uma frequência de comutação muito alta. Inicialmente o uso dos inversores multinível era limitado a aplicações de tensões muito elevadas, devido ao custo elevado dos semicondutores e ao baixo poder de processamento dos controladores digitais existentes. Com a evolução das tecnologias é cada vez mais viável a utilização deste tipo de topologias em aplicações de baixa tensão que necessitam de uma foram de onda com uma distorção mínima. Esta dissertação de mestrado visa o desenvolvimento de um inversor multinível monofásico para uma aplicação de baixa tensão, atribuindo maior foco à qualidade da forma de onda a sintetizar. Para tal, foi escolhida uma aplicação de Qualidade de Energia Elétrica (QEE) nomeadamente um Filtro Ativo de Potência Paralelo (FAPP). A efetividade da compensação por parte do FAPP depende muito da qualidade das correntes sintetizadas. Sendo assim, o principal objetivo é a sintetização de correntes de compensação com elevada qualidade e com baixo ripple. Para tal, foi utilizada uma topologia de cinco níveis, cuja diferença de tensão entre níveis é menor quando comparada com um inversor convencional de 2 níveis, reduzindo assim o ripple da corrente produzida sem necessidade de aumentar os filtros passivos de saída. No decorrer deste trabalho foi realizado um estudo bibliográfico sobre inversores multinível e filtros ativos de potência. Posteriormente, foram realizadas simulações computacionais para validar a topologia a implementar. Por último, foi desenvolvido um protótipo laboratorial e foram realizados testes práticos com diferentes cargas, para comprovar o funcionamento adequado do FAPP.
The quality requirements of the signals synthesized by power inverters are increasing, being this quality associated to a better performance and longer lifetime of the loads and systems related to the inverters. The improvement in the quality of the inverters signal has been achieved by increasing the switching frequency. This strategy leads to high losses, greater stress applied to semiconductor and an increase of electromagnetic interference. Another method that is beginning to be used to improve the quality of the signals produced by power inverters is the increase in the number of levels of the output signals. This method uses inverters with multilevel topologies, allowing increase the quality of the produced signals without the disadvantages of the very high switching frequency. Initially the use of multilevel inverters was limited to high power applications, due to the high cost of semiconductors and low processing power of digital controllers. With the evolution of technologies, the use of multilevel topologies turns out to be more reliable in low voltage applications requiring signals with very low distortion. This dissertation aims at the development of a single-phase multilevel inverter for low-voltage application, giving greater focus to the quality of the synthesized signals. So, a power quality application was chosen, more precisely a Shunt Active Power Filter (SAPF). The effectiveness of a SAPF depends on the quality of the synthesized high quality and low ripple. To accomplish with this requirements, a five-level topology was selected, whose voltage difference between levels is less when compared to a conventional two level inverter, thus reducing the ripple without increasing the output passive filters. Along the work, a bibliographical study on multilevel inverters and active power filters was done. Later, simulations were performed to validate the topology, in order to proceed to its implementation. Finally, a laboratorial prototype has been developed and practical tests were carried out with different loads, to demonstrate the SAPF proper operation.
Krug, Dietmar. "Vergleichende Untersuchungen von Mehrpunkt-Schaltungstopologien mit zentralem Gleichspannungszwischenkreis für Mittelspannungsanwendungen." Doctoral thesis, 2015. https://tud.qucosa.de/id/qucosa%3A30069.
Full textThe thesis deals with a detailed comparison of voltage source converter topologies with a central dc-link energy storage device for medium voltage applications. The Three-Level Neutral Point Clamped Voltage Source Converter (3L-NPC VSC) is compared with multilevel Flying Capacitor (FLC) and Stacked Multicell (SMC) Voltage Source Converters (VSC) for output voltages of 2.3 kV, 4.16 kV and 6.6 kV by using state-of-the-art 6.5 kV, 3.3 kV, 4.5 kV and 1.7kV IGBTs. The fundamental functionality of the investigated converter topologies as well as the design of the power semiconductors and of the energy storage devices (Flying Capacitors and Dc-Link capacitors) is described. The installed switch power, converter losses, the semiconductor loss distribution, modulation strategies and the harmonic spectra are compared in detail.:Inhaltsverzeichnis Liste der Variablen i Liste der Abkürzungen v 1 Einleitung 1 2 Überblick von Mittelspannungsstromrichtertopologien und Leistungshalbleitern 3 2.1 Mittelspannungsumrichtertopologien 3 2.2 Leistungshalbleiter 8 3 Aufbau und Funktion von Mittelspannungsstromrichtertopologien 10 3.1 Neutral Point Clamped Stromrichter (NPC) 10 3.1.1 3-Level Neutral Point Clamped Stromrichter (3L-NPC) 10 3.1.2 Mehrstufige NPC-Umrichter 21 3.2 Flying Capacitor Stromrichter (FLC) 23 3.2.1 3-Level Flying Capacitor Stromrichter (3L-FLC) 23 3.2.2 4-Level Flying Capacitor-Stromrichter (4L-FLC) 33 3.2.3 Mehrstufige Flying Capacitor-Stromrichter (NL-FLC) 39 3.3 Stacked Multicell Stromrichter (SMC) 43 3.3.1 5L-Stacked Multicell Stromrichter (5L-SMC) 43 3.3.2 N-Level Stacked Multicell Umrichter (NL-SMC) 51 4 Modellierung und Auslegung der Stromrichter 59 4.1 Verlustmodell 59 4.1.1 Sperrschichttemperaturen 64 4.2 Auslegung der Leistungshalbleiter 65 4.2.1 Stromauslegung 67 4.2.2 Worst-Case Arbeitspunkte 69 4.3 Auslegung der Zwischenkreiskondensatoren 75 4.3.1 Spannungszwischenkreis 76 4.3.2 Lastseitige Strombelastung und resultierende Spannungswelligkeit im Spannungszwischenkreis 77 4.3.3 Abhängigkeit der Strombelastung und der Spannungswelligkeit im Spannungszwischenkreis vom Frequenzverhältnis mf 95 4.3.4 Netzseitige Zwischenkreiseinspeisung 97 4.3.4.1 Zwischenkreiseinspeisung mit idealisiertem Transformatormodell 98 4.3.4.2 Zwischenkreiseinspeisung mit erweitertem Transformatormodell 101 4.3.5 Simulation des Gesamtsystems 104 4.4 Auslegung der Flying Capacitors 107 4.4.1 Strombelastung der Flying Capacitors 109 4.4.2 Spannungswelligkeit über den Flying Capacitors 113 4.4.3 Abhängigkeit der Spannungswelligkeit der Flying Capacitors vom Frequenzverhältnis mf 124 4.4.4 Auswirkung der Spannungswelligkeit der Flying Capacitors auf die Ausgangsspannungen 126 5 Vergleich der Stromrichtertopologien 129 5.1 Daten für den Stromrichtervergleich 129 5.2 Basis des Vergleiches 132 5.3 Vergleich für einen 2,3 kV Mittelspannungsstromrichter 134 5.3.1 Vergleich bei verschiedenen Schaltfrequenzen 134 5.3.2 Vergleich bei maximaler Trägerfrequenz 142 5.4 Vergleich für einen 4,16 kV Mittelspannungsstromrichter 146 5.4.1 Vergleich bei verschiedenen Schaltfrequenzen 146 5.4.2 Vergleich bei maximaler Trägerfrequenz 153 5.5 Vergleich für einen 6,6 kV Mittelspannungsstromrichter 156 5.5.1 Vergleich bei verschiedenen Schaltfrequenzen 156 5.5.2 Vergleich bei maximaler Trägerfrequenz 162 5.6 Vergleich von 2,3 kV, 4,16 kV und 6,6 kV Mittelspannungsstromrichtern 165 5.6.1 Vergleich bei identischer installierter Schalterleistung SS 165 5.6.2 Vergleich bei einer identischen Ausgangsleistung 167 6 Zusammenfassung und Bewertung 171 Anhang 175 A. Halbleiterverlustmodell 175 Referenzen 177