Academic literature on the topic 'Protection ESD'
Create a spot-on reference in APA, MLA, Chicago, Harvard, and other styles
Consult the lists of relevant articles, books, theses, conference reports, and other scholarly sources on the topic 'Protection ESD.'
Next to every source in the list of references, there is an 'Add to bibliography' button. Press on it, and we will generate automatically the bibliographic reference to the chosen work in the citation style you need: APA, MLA, Harvard, Chicago, Vancouver, etc.
You can also download the full text of the academic publication as pdf and read online its abstract whenever available in the metadata.
Journal articles on the topic "Protection ESD"
Mohan, N., and A. Kumar. "Modeling ESD protection." IEEE Potentials 24, no. 1 (February 2005): 21–24. http://dx.doi.org/10.1109/mp.2005.1405797.
Full textLee, J. H., S. C. Huang, Y. H. Wu, and K. H. Chen. "1 fF ESD protection device for gigahertz high-frequency output ESD protection." Electronics Letters 47, no. 18 (2011): 1021. http://dx.doi.org/10.1049/el.2011.1904.
Full textLi, Cheng, Zijin Pan, Weiquan Hao, Xunyu Li, Runyu Miao, and Albert Wang. "Graphene-Based ESD Protection for Future ICs." Nanomaterials 13, no. 8 (April 20, 2023): 1426. http://dx.doi.org/10.3390/nano13081426.
Full textLi, Hongyu, Victor Khilkevich, Tianqi Li, David Pommerenke, Seongtae Kwon, and Wesley Hackenberger. "Nonlinear capacitors for ESD protection." IEEE Electromagnetic Compatibility Magazine 1, no. 4 (2012): 38–46. http://dx.doi.org/10.1109/memc.2012.6397056.
Full textLin, Lin, Lijie Zhang, Xin Wang, Jian Liu, Hui Zhao, He Tang, Qiang Fang, et al. "Novel Nanophase-Switching ESD Protection." IEEE Electron Device Letters 32, no. 3 (March 2011): 378–80. http://dx.doi.org/10.1109/led.2010.2099100.
Full textChen, Shen Li, Min Hua Lee, and Tzung Shian Wu. "Source-End Layout Influences on MOSFET ESD Protection Devices in a 0.35um 5V Process." Advanced Materials Research 694-697 (May 2013): 1454–58. http://dx.doi.org/10.4028/www.scientific.net/amr.694-697.1454.
Full textSoldner, W., M. Streibl, U. Hodel, M. Tiebout, H. Gossner, D. Schmitt-Landsiedel, J. H. Chun, C. Ito, and R. W. Dutton. "RF ESD protection strategies: Codesign vs. low-C protection." Microelectronics Reliability 47, no. 7 (July 2007): 1008–15. http://dx.doi.org/10.1016/j.microrel.2006.11.007.
Full textPan, Zijin, Xunyu Li, Weiquan Hao, Runyu Miao, and Albert Wang. "On-chip ESD Protection Design Methodologies by CAD Simulation." ACM Transactions on Design Automation of Electronic Systems 29, no. 1 (November 15, 2023): 1–41. http://dx.doi.org/10.1145/3593808.
Full textKwon, Sang-Wook, Seung-Gu Jeong, Jeong-Min Lee, and Yong-Seo Koo. "Design of Destruction Protection and Sustainability Low-Dropout Regulator Using an Electrostatic Discharge Protection Circuit." Sustainability 15, no. 13 (June 26, 2023): 10126. http://dx.doi.org/10.3390/su151310126.
Full textChang, Chun-Rong, Zih-Jyun Dai, and Chun-Yu Lin. "π-Shape ESD Protection Design for Multi-Gbps High-Speed Circuits in CMOS Technology." Materials 16, no. 7 (March 23, 2023): 2562. http://dx.doi.org/10.3390/ma16072562.
Full textDissertations / Theses on the topic "Protection ESD"
Glaser, Ulrich. "Complex ESD protection elements and issues in decananometre CMOS technologies /." Zürich : ETH, 2007. http://e-collection.ethbib.ethz.ch/show?type=diss&nr=16960.
Full textPan, Zhihao [Verfasser]. "Modeling and optimization of discrete ESD protection devices / Zhihao Pan." München : Verlag Dr. Hut, 2015. http://d-nb.info/1074063724/34.
Full textCao, Yiqun [Verfasser], Stephan [Akademischer Betreuer] Frei, and Bernd [Gutachter] Deutschmann. "High-voltage ESD structures and ESD protection concepts in smart power technologies / Yiqun Cao ; Gutachter: Bernd Deutschmann ; Betreuer: Stephan Frei." Dortmund : Universitätsbibliothek Dortmund, 2019. http://d-nb.info/1200209605/34.
Full textCui, Qiang. "On-Chip Electro-Static Discharge (ESD) Protection for Radio-Frequency Integrated Circuits." Doctoral diss., University of Central Florida, 2013. http://digital.library.ucf.edu/cdm/ref/collection/ETD/id/5620.
Full textPh.D.
Doctorate
Electrical Engineering and Computer Science
Engineering and Computer Science
Electrical Engineering
Diatta, Marianne Amemagne. "Fiabilité des diodes de protection ESD soumises à des décharges électrostatiques répétitives." Toulouse 3, 2012. http://thesesups.ups-tlse.fr/4126/.
Full textThe sensitiveness of components towards electrostatic discharges (ESD) remains a key point in the frame of shrinked technologies. Indeed, industrial developments associated to a harsh environment for more and more smart electronic applications lead to aggressive reliability requirements by customer. Hence, specifications initially dedicated to electronic systems extends to integrated circuits then discrete components. In fact, customers require, in addition to the 15kV robustness for IEC 61000-4-2 norm, to withstand ESD reliability level by specifying immunity of the integrated circuit after applying 1000 discharges of 15kV level. To guarantee this ESD reliability level, especially in a repetitive mode, the methodology developed in this study consists in the understanding of failure mechanisms through physical and electrical characterizations associated to electro-thermal simulations. In integrated circuits, bidirectional diodes often localized at the input and output ensure a protection towards ESD that could occurs during system lifetime. In this context, the study particularly focuses on this discrete protection diode. Physical investigations on repetitive ESD failures describe the failure mechanism from structural defect creation to destruction. Moreover, gathering electro-thermal simulations to experimental results confirms appearance of electro-thermo-migration physical phenomenon during repetitive ESD. As a conclusion, removing the structural defects through a metal barrier considerably improves the ESD endurance and fully satisfy customer requirements while preserving intrinsic performances
Lim, Tek Fouy. "Dispositifs de protection contre les décharges électrostatiques pour les applications radio fréquences et millimétriques." Thesis, Grenoble, 2013. http://www.theses.fr/2013GRENT033/document.
Full textAdvanced CMOS technologies provide an easier way to realize radio-frequency integrated circuits (RFICs). However, the lithography dimension shrink make electrostatic discharges (ESD) issues become more significant. Specific ESD protection devices are embedded in RFICs to avoid any damage. Unfortunately, ESD protections parasitic capacitance limits the operating bandwidth of RFICs. ESD protection size dimensions are also an issue for the protection of RFICs, in order to avoid a significant increase in production costs. This work focuses on a broadband ESD solution (DC-100 GHz) able to be implemented in an I/O pad to protect RFICs in advanced CMOS technologies. Thanks to the signal transmission properties of coplanar / microstrip lines, a broadband ESD solution is achieved by implementing ESD components under a transmission line. The silicon proved structure is broadband; it can be used in any RF circuits and fulfill ESD target. The physical dimensions also enable easy on-chip integration
SALCEDO, Javier. "DESIGN AND CHARACTERIZATION OF NOVELDEVICES FOR NEW GENERATION OF ELECTROSTATICDISCHARGE (ESD) PROTECTION STRUCTURES." Doctoral diss., University of Central Florida, 2006. http://digital.library.ucf.edu/cdm/ref/collection/ETD/id/2812.
Full textPh.D.
School of Electrical Engineering and Computer Science
Engineering and Computer Science
Electrical Engineering
Courivaud, Bertrand. "Développement et réalisation de nouvelles structures de protection contre les décharges électrostatiques." Thesis, Toulouse 3, 2015. http://www.theses.fr/2015TOU30273/document.
Full textAs part of this study focuses on the development of external protection against electrostatic discharge (ESD) to the electronic components to protect. For many applicative reasons where taken area becomes a major concern, the ESD protection must meet size constraints increasingly difficult to satisfy while keeping the same performance in robustness. This work presents a new concept of bi-directional ESD protection structure based on industrial technology originally dedicated to achieving high-density integration capabilities. The technological process has a deep trench production step which is used in this study for the realization of three-dimensional diodes. Optimizing configuration of the structure was conducted by a theoretical study using TCAD simulation tools to better understand the physical functioning and provide design rules. Many experimental results are presented and comparisons will also be conducted to quantify the contribution of this new technology. The best configuration ensures a 25% reduction in the size of structures while ensuring a high level of robustness
Solaro, Yohann. "Conception, fabrication et caractérisation de dispositifs innovants de protection contre les décharges électrostatiques en technologie FDSOI." Thesis, Grenoble, 2014. http://www.theses.fr/2014GRENT098/document.
Full textFDSOI architecture (Fully Depleted Silicon On Insulator) allows a significantimprovement of the electrostatic behavior of the MOSFETs transistors for the advancedtechnologies. It is industrially employed from the 28 nm node. However, theimplementation of ESD (Electrostatic Discharges) protections in these technologies isstill a challenge. While the standard approach relies on SOI substrate hybridization (byetching the BOX (buried oxide)), allowing to fabricate vertical power devices, we focushere on structures where the current flows laterally, in the silicon film. In this work,alternative approaches using innovative devices (Z²-FET and BBC-T) are proposed. Theirstatic, quasi-static and transient characteristics are studied in detail, with TCADsimulations and electrical characterizations
Lu, Hsueh-Meng, and 呂學銘. "New ESD Protection Circuits." Thesis, 2004. http://ndltd.ncl.edu.tw/handle/22693499839469841539.
Full text國立臺灣科技大學
電子工程系
92
Due to the area-efficient, the SCR has become the best choice for ESD protection circuits. However, the behaviors of latchup and higher trigger voltage are the limitations for SCR’s application. Therefore, it is needed to pay much attention to design better ESD protection circuits in deep-submicron CMOS IC. In this thesis, we have proposed two new ESD protection circuits based on SCR structure. The performance of these protection circuits is really excellent when ESD event happened. One of the protection circuits is a highly latchup-immune stacked-MOSFET with silicon controlled rectifier (SM-SCR) device. The latchup effect could be avoided by using the stacked-MOSFET to turn on/off the SCR. Meanwhile, a zener diode and gate-coupled transistor can lower SM-SCR trigger voltage. The other protection circuit is a highly latchup-free ESD protection circuit with silicon controlled rectifier (LFSCR) device to demonstrate the effective ESD protection effect. The mechanism is to turn on/off the SCR by two MOSFETs during an ESD event. During the ESD event, the PMOS transistor is utilized to turn on SCR and the NMOS transistor to turn off SCR. Therefore the latchup effect can be easily eliminated by this device. Besides, the purpose of the zener diode and gate-coupled transistor could lower the trigger voltage. The implementation of these two on-chip protection circuits has been fabricated through National Science Council Chip-Implementation-Center (CIC). These two ESD protection circuits have been applied for patents in R.O.C. and U.S.A.
Books on the topic "Protection ESD"
Vashchenko, Vladislav, and Mirko Scholz. System Level ESD Protection. Cham: Springer International Publishing, 2014. http://dx.doi.org/10.1007/978-3-319-03221-4.
Full textEsmark, Kai. Device simulation of ESD protection elements. Konstanz: Hartung-Gorre, 2002.
Find full textHarald, Gossner, and Stadler Wolfgang, eds. Advanced simulation methods for ESD protection development. Amsterdam: Elsevier, 2003.
Find full textVoldman, Steven Howard. ESD Physics and Devices. New York: John Wiley & Sons, Ltd., 2005.
Find full textStricker, Andreas D. Technology computer aided design of ESD protection devices. Konstanz: Hartung-Gorre Verlag, 2001.
Find full text1944-, Duvvury Charvaka, ed. ESD in silicon integrated circuits. 2nd ed. Chichester: J. Wiley, 2002.
Find full textBook chapters on the topic "Protection ESD"
Vinson, James E., Joseph C. Bernier, Gregg D. Croft, and Juin J. Liou. "Environmental Protection." In ESD Design and Analysis Handbook, 85–109. Boston, MA: Springer US, 2003. http://dx.doi.org/10.1007/978-1-4615-0321-7_3.
Full textVashchenko, Vladislav, and Mirko Scholz. "System Level ESD Design." In System Level ESD Protection, 1–49. Cham: Springer International Publishing, 2014. http://dx.doi.org/10.1007/978-3-319-03221-4_1.
Full textDangelmayer, G. Theodore. "Designed-In Protection and Product Testing." In ESD Program Management, 77–92. Boston, MA: Springer US, 1990. http://dx.doi.org/10.1007/978-1-4615-6933-6_5.
Full textDangelmayer, G. Theodore. "Designed-In Protection and Product Testing." In ESD Program Management, 77–92. Boston, MA: Springer US, 1990. http://dx.doi.org/10.1007/978-1-4613-1179-9_5.
Full textVinson, James E., Joseph C. Bernier, Gregg D. Croft, and Juin J. Liou. "Chip Level Protection." In ESD Design and Analysis Handbook, 111–55. Boston, MA: Springer US, 2003. http://dx.doi.org/10.1007/978-1-4615-0321-7_4.
Full textVashchenko, Vladislav, and Mirko Scholz. "System Level Test Methods." In System Level ESD Protection, 51–109. Cham: Springer International Publishing, 2014. http://dx.doi.org/10.1007/978-3-319-03221-4_2.
Full textVashchenko, Vladislav, and Mirko Scholz. "On-Chip System Level ESD Devices and Clamps." In System Level ESD Protection, 111–98. Cham: Springer International Publishing, 2014. http://dx.doi.org/10.1007/978-3-319-03221-4_3.
Full textVashchenko, Vladislav, and Mirko Scholz. "Latch-up at System-Level Stress." In System Level ESD Protection, 199–245. Cham: Springer International Publishing, 2014. http://dx.doi.org/10.1007/978-3-319-03221-4_4.
Full textVashchenko, Vladislav, and Mirko Scholz. "IC and System ESD Co-design." In System Level ESD Protection, 247–309. Cham: Springer International Publishing, 2014. http://dx.doi.org/10.1007/978-3-319-03221-4_5.
Full textHellström, Sten. "Protection methods — Antistatic materials." In ESD — The Scourge of Electronics, 136–70. Berlin, Heidelberg: Springer Berlin Heidelberg, 1998. http://dx.doi.org/10.1007/978-3-642-80302-4_11.
Full textConference papers on the topic "Protection ESD"
Huang, Shao-Chang, Jian-Hsing Lee, Li-Fan Chen, Chun-Chih Chen, Ting-You Lin, Kai-Chieh Hsu, Yeh-Ning Jou, Chih-Hsuan Lin, Yung-Chang Chen, and Wei-Sung Chen. "ESD Protection for Poly Fuses." In 2019 41st Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2019. http://dx.doi.org/10.23919/eos/esd.2019.8869968.
Full textDrallmeier, Matthew, and Elyse Rosenbaum. "Distributed Protection for High-Speed Wireline Receivers." In 2023 45th Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2023. http://dx.doi.org/10.23919/eos/esd58195.2023.10287739.
Full textEichenseer, Christoph, Gernot Langguth, Reinhold Gaertner, Friedrich Zur Nieden, Lena Zeitlhoefler, and Stefan Kokorovic. "Fast Transient ESD Protection at RF Pins." In 2023 45th Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2023. http://dx.doi.org/10.23919/eos/esd58195.2023.10287754.
Full textPan, Zijin, Weiquan Hao, Xunyu Li, Runyu Miao, Cheng Li, and Albert Wang. "Think Nontraditionally for Future ESD Protection (Invited)." In 2022 44th Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2022. http://dx.doi.org/10.23919/eos/esd54763.2022.9928475.
Full textVashchenko, Vladislav. "HV Active Core Clamps with Over Voltage Protection." In 2022 44th Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2022. http://dx.doi.org/10.23919/eos/esd54763.2022.9928467.
Full textVashchenko, Vladislav, and Slavica Malobabic. "EOS Protection of the Low Voltage Gate Oxide Devices." In 2019 41st Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2019. http://dx.doi.org/10.23919/eos/esd.2019.8870009.
Full textPark, Myunghwan, Jermyn Tseng, Tzung-yin Lee, and David Ripley. "Concurrent ESD and Surge Protection Clamps in RF Power Amplifier." In 2019 41st Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2019. http://dx.doi.org/10.23919/eos/esd.2019.8869975.
Full textMalobabic, Slavica, David Marreiro, and Vladislav Vashchenko. "Dual Injection Latchup Phenomenon in HV Rail Based ESD Protection Networks." In 2019 41st Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2019. http://dx.doi.org/10.23919/eos/esd.2019.8869970.
Full textZeng, Jie, Raunak Kumar, Kun Liu, Aloysius P. Herlambang, Kyong Jin Hwang, and Robert Gauthier. "High Voltage PNP Device Using RESURF Structure for Above 40V ESD Protection." In 2021 43rd Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2021. http://dx.doi.org/10.23919/eos/esd52038.2021.9574755.
Full textZhou, Yuanzhong Paul, Guanghai Ding, and Jean-Jacques Hajjar. "ESD Protection Impact and Modelling of Bias-Dependent Series Resistance in Diodes." In 2019 41st Annual EOS/ESD Symposium (EOS/ESD). IEEE, 2019. http://dx.doi.org/10.23919/eos/esd.2019.8869988.
Full textReports on the topic "Protection ESD"
SALAS, FREDERICK J., DANIEL H. SANCHEZ, and JOHN HARVEY WEINLEIN. Electrostatic Discharge (ESD) Protection for a Laser Diode Ignited Actuator. Office of Scientific and Technical Information (OSTI), June 2003. http://dx.doi.org/10.2172/820898.
Full textJager, Yetta, Brenna L. Elrod, Nicole M. Samu, Ryan A. McManamay, and Brennan T. Smith. ESA Protection for the American Eel: Implications for US Hydropower. Office of Scientific and Technical Information (OSTI), November 2013. http://dx.doi.org/10.2172/1110872.
Full textCervantes, Rachel. The Role of the Telomere End Protection Complex in Telomere Main. Fort Belvoir, VA: Defense Technical Information Center, June 2003. http://dx.doi.org/10.21236/ada437895.
Full textCervantes, Rachel B. The Role of the Telomere End Protection Complex in Telomere Maintenance. Fort Belvoir, VA: Defense Technical Information Center, June 2003. http://dx.doi.org/10.21236/ada417832.
Full textResearch Institute (IFPRI), International Food Policy. Boosting Growth to End Hunger by 2025: The Role of Social Protection. Washington, DC: International Food Policy Research Institute, 2018. http://dx.doi.org/10.2499/9780896295988.
Full textResearch Institute (IFPRI), International Food Policy. Boosting Growth to End Hunger by 2025: The Role of Social Protection. Washington, DC: International Food Policy Research Institute, 2018. http://dx.doi.org/10.2499/97808962959888.
Full textBuckless, Genna, Trish Vargo, John Walther, and Freeman Marvin. Technology Investment Strategy Annex Collective Protection Front End Analysis and Master Plan Report. Fort Belvoir, VA: Defense Technical Information Center, June 2004. http://dx.doi.org/10.21236/ada424916.
Full textResearch Institute (IFPRI), International Food Policy. Introduction in Boosting Growth to End Hunger by 2025: The Role of Social Protection. Washington, DC: International Food Policy Research Institute, 2018. http://dx.doi.org/10.2499/9780896295988_01.
Full textResearch Institute (IFPRI), International Food Policy. Conclusion in Boosting growth to end hunger by 2025: The role of social protection. Washington, DC: International Food Policy Research Institute, 2018. http://dx.doi.org/10.2499/9780896295988_13.
Full textResearch Institute (IFPRI), International Food Policy. Executive summary in Boosting growth to end hunger by 2025: The role of social protection. Washington, DC: International Food Policy Research Institute, 2018. http://dx.doi.org/10.2499/9780896295988_exsum.
Full text