Academic literature on the topic 'VerilogHardware Description Language (HDL)'
Create a spot-on reference in APA, MLA, Chicago, Harvard, and other styles
Consult the lists of relevant articles, books, theses, conference reports, and other scholarly sources on the topic 'VerilogHardware Description Language (HDL).'
Next to every source in the list of references, there is an 'Add to bibliography' button. Press on it, and we will generate automatically the bibliographic reference to the chosen work in the citation style you need: APA, MLA, Harvard, Chicago, Vancouver, etc.
You can also download the full text of the academic publication as pdf and read online its abstract whenever available in the metadata.
Journal articles on the topic "VerilogHardware Description Language (HDL)"
Vidya, Sagar Potharaju*. "FPGA IMPLEMENTATION OF ELLIPTIC CURVE DISCRETE LOGARITHMUSING VERILOG HDL." GLOBAL JOURNAL OF ENGINEERING SCIENCE AND RESEARCHES 4, no. 11 (2017): 151–62. https://doi.org/10.5281/zenodo.1067986.
Full textAntigha, Richard E.E*. "APPLICATION OF AUTO REGRESSIVE INTEGRATED MOVING AVERAGE (ARIMA) IN URBAN STORMWATER DRAINAGE SYSTEMS MODELLING FOR THE CALABAR CATCHMENT, SOUTH-SOUTH, NIGERIA." GLOBAL JOURNAL OF ENGINEERING SCIENCE AND RESEARCHES 4, no. 11 (2017): 163–74. https://doi.org/10.5281/zenodo.1068882.
Full textAlves, Nélio Muniz Mendes, and Sérgio Schneider. "Implementation of an Embedded Hardware Description Language Using Haskell." JUCS - Journal of Universal Computer Science 9, no. (8) (2003): 795–812. https://doi.org/10.3217/jucs-009-08-0795.
Full textNeelima, Koppala, and Subhas Chennapalli. "Low overhead optimal parity codes." TELKOMNIKA (Telecommunication, Computing, Electronics and Control) 20, no. 3 (2022): 501–9. https://doi.org/10.12928/telkomnika.v20i3.23301.
Full textZhu, Yong. "Study on the Framework of ASIP Executable Specification." Applied Mechanics and Materials 263-266 (December 2012): 1768–72. http://dx.doi.org/10.4028/www.scientific.net/amm.263-266.1768.
Full textBUTKO, Vladyslav, Kostiantyn KASIAN, and KASIAN. "COMPARISON OF COMPILERS FOR GENERATING A HARDWARE DESCRIPTION BASED ON AN IMPERATIVE PROGRAM: HDL CODER AND VITIS HLS." cientific papers of Donetsk National Technical University. Series: Informatics, Cybernetics and Computer Science 2, no. 39 (2024): 49–56. https://doi.org/10.31474/1996-1588-2024-2-39-49-56.
Full textМірошник, Марина Анатоліївна, Юрій Васильович Пахомов, Кирило Юрійович Пшеничний та Андрій Вікторович Шафранський. "Асерційна верифікація моделей пристроїв реального часу з недетермінованими зовнішніми подіями". Інформаційно-керуючі системи на залізничному транспорті 29, № 1 (2024): 37–44. http://dx.doi.org/10.18664/ikszt.v29i1.300988.
Full textNg, L. S., K. Y. Phan, and Patrick W. C. Ho. "Novel logic and memory synthesis algorithm for Memristive Hardware Description Language (HDL)." Integration 96 (May 2024): 102140. http://dx.doi.org/10.1016/j.vlsi.2024.102140.
Full textK. Sagar Vivek, SK. Farooq Abdulla, S. Pavan, P. Manikanta, and G. Sudheer Kumar. "Development of Mechanized Hardware Description Language Signal Processing For Unmanned Aircraft System Applications." International Journal of Scientific Research in Science and Technology 12, no. 1 (2025): 388–94. https://doi.org/10.32628/ijsrst2512137.
Full textNhi Ho. T, To, Giao N. Pham, Quang Hung Nguyen, Binh A.Nguyen, Ngoc T. Le, and Hoanh Su Le. "Digital System Design for Traffic Light Controller System: A Systematic Approach." International Journal of Emerging Technology and Advanced Engineering 11, no. 11 (2021): 169–75. http://dx.doi.org/10.46338/ijetae1121_19.
Full textDissertations / Theses on the topic "VerilogHardware Description Language (HDL)"
Blumenthal, Carl. "Development of the NoGAP CL Hardware Description Language and its Compiler." Thesis, Linköping University, Department of Electrical Engineering, 2007. http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-8865.
Full textSparks, Matthew A. "A COMPREHENSIVE HDL MODEL OF A LINE ASSOCIATIVE REGISTER BASED ARCHITECTURE." UKnowledge, 2013. http://uknowledge.uky.edu/ece_etds/26.
Full textGuthrie, Thomas G. "Design, implementation, and testing of a software interface between the AN/SPS-65(V)1 radar and the SRC-6E reconfigurable computer." Thesis, Monterey, Calif. : Springfield, Va. : Naval Postgraduate School ; Available from National Technical Information Service, 2005. http://library.nps.navy.mil/uhtbin/hyperion/05Mar%5FGuthrie.pdf.
Full textGuimarães, Marcelo Alves. "Transporte TDM em redes GPON." Universidade de São Paulo, 2011. http://www.teses.usp.br/teses/disponiveis/18/18155/tde-07042011-152547/.
Full textBäck, Carl. "Evaluation of high-level synthesis tools for generation of Verilog code from MATLAB based environments." Thesis, Luleå tekniska universitet, Institutionen för system- och rymdteknik, 2020. http://urn.kb.se/resolve?urn=urn:nbn:se:ltu:diva-78738.
Full textLotlikar, Swapnil Subhash. "Design, Implementation and Evaluation of a Configurable NoC for AcENoCs FPGA Accelerated Emulation Platform." Thesis, 2010. http://hdl.handle.net/1969.1/ETD-TAMU-2010-08-8381.
Full textBooks on the topic "VerilogHardware Description Language (HDL)"
Stine, James E. Digital computer arithmetic datapath design using Verilog HDL. Kluwer Academic Publishers, 2004.
Find full textPalnitkar, Samir. Verilog HDL: A guide to digital design and synthesis. Pearson Education Asia, 2001.
Find full textCavanagh, Joseph J. F. Digital design and Verilog HDL fundamentals. Taylor & Francis, 2008.
Find full textInternational Verilog HDL Conference (5th 1996 Santa Clara, Calif.). 1996 IEEE International Verilog HDL Conference: February 26-28, 1996, Santa Clara, California. IEEE Computer Society Press, 1996.
Find full textInternational, Verilog HDL Conference (5th 1996 Santa Clara Calif ). Proceedings, 1996 IEEE International Verilog HDL Conference: February 26-28, 1996, Santa Clara, California. IEEE Computer Society Press, 1996.
Find full textInternational, Verilog HDL Conference (6th 1997 Santa Clara Calif ). 1997 IEEE International Verilog HDL Conference: Proceedings ; March 31-April 3, 1997, Santa Clara, California. IEEE Computer Society Press, 1997.
Find full textInternational, Verilog HDL Conference (1st 1998 Santa Clara CA). International Verilog HDL Conference and VHDL International Users Forum: Proceedings, March 16-19, 1998, Santa Clara, CA. IEEE Conmputer Society, 1998.
Find full textBook chapters on the topic "VerilogHardware Description Language (HDL)"
Golze, Ulrich. "HDL Modeling with VERILOG." In VLSI Chip Design with the Hardware Description Language VERILOG. Springer Berlin Heidelberg, 1996. http://dx.doi.org/10.1007/978-3-642-61001-1_11.
Full text"Chapter 9 Mixed-Language Description." In HDL with Digital Design. De Gruyter, 2015. http://dx.doi.org/10.1515/9781942270270-010.
Full textEl Oualkadi, Ahmed. "S-? Fractional-N Phase-Locked Loop Design Using HDL and Transistor-Level Models for Wireless Communications." In Advances in Wireless Technologies and Telecommunication. IGI Global, 2012. http://dx.doi.org/10.4018/978-1-4666-0083-6.ch005.
Full textManjunatha K. N., Raghu N., and Kiran B. "Design of Efficient VLSI Architecture and Implementation of Power-Optimized Turbo Decoder for LTE Networks." In Role of 6G Wireless Networks in AI and Blockchain-Based Applications. IGI Global, 2023. http://dx.doi.org/10.4018/978-1-6684-5376-6.ch006.
Full textK. N., Manjunatha, Raghu N., and Kiran B. "Design of Efficient VLSI Architecture and Implementation of Power-Optimized Turbo Decoder for LTE Networks." In Handbook of Research on Emerging Designs and Applications for Microwave and Millimeter Wave Circuits. IGI Global, 2023. http://dx.doi.org/10.4018/978-1-6684-5955-3.ch015.
Full textWang, Zhen, and Jiang Yan. "Design of High-Speed Ethernet Data Loop Communication System Based on FPGA." In Advances in Transdisciplinary Engineering. IOS Press, 2025. https://doi.org/10.3233/atde250312.
Full textJain, Dr Arpit. "CONCLUSION & FUTURESCOPE." In Network on Chip (NoC) Implementation for 3-D Network Topological Structure in HDL Environment. Pink Petals Publication Pvt Ltd, 2023. http://dx.doi.org/10.70034/ppp/bk/noc.7.
Full textJain, Dr Arpit. "Bibliography." In Network on Chip (NoC) Implementation for 3-D Network Topological Structure in HDL Environment. Pink Petals Publication Pvt Ltd, 2023. http://dx.doi.org/10.70034/ppp/bk/noc.8.
Full textJain, Dr Arpit. "Methodology and Implementation." In Network on Chip (NoC) Implementation for 3-D Network Topological Structure in HDL Environment. Pink Petals Publication Pvt Ltd, 2023. http://dx.doi.org/10.70034/ppp/bk/noc.5.
Full textJain, Dr Arpit. "INTRODUCTION." In Network on Chip (NoC) Implementation for 3-D Network Topological Structure in HDL Environment. Pink Petals Publication Pvt Ltd, 2023. http://dx.doi.org/10.70034/ppp/bk/noc.1.
Full textConference papers on the topic "VerilogHardware Description Language (HDL)"
Lusardi, N., F. Garzetti, L. Gatti, and A. Geraci. "Hardware Description Language Phase-Locked Loop (HDL-PLL) Open Architecture for FPGAs." In 2018 IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC). IEEE, 2018. http://dx.doi.org/10.1109/nssmic.2018.8824537.
Full textBogomolov, B. K., and N. A. Yurchenko. "ALU design using the VHDL language in the Aldec Active-HDL program." In Modern Problems of Telecommunications - 2024. Siberian State University of Telecommunications and Information Systems, 2024. http://dx.doi.org/10.55648/spt-2024-1-265.
Full textChinedu, Okafor Kennedy, Ezekwe Chinwe Genevera, and Ogungbenro Oluwaseyi Akinyele. "Hardware description language (HDL): An efficient approach to device independent designs for VLSI market segments." In Technology (ICAST). IEEE, 2011. http://dx.doi.org/10.1109/icastech.2011.6145181.
Full textYufera, Alberto, and Estefania Gallego. "Automatic Generation of Hardware Description Language (HDL) Models for 2D Bio-impedance Microelectrode Sensors Useful in Electrical Simulations." In 2010 First International Conference on Sensor Device Technologies and Applications (SENSORDEVICES). IEEE, 2010. http://dx.doi.org/10.1109/sensordevices.2010.26.
Full textMurdocca, Miles, Vipul Gupta, and Masoud Majidi. "A Hardware Compiler for Digital Optical Computing." In Optical Computing. Optica Publishing Group, 1991. http://dx.doi.org/10.1364/optcomp.1991.tua2.
Full text